rt-thread/bsp/stm32/stm32f767-st-nucleo
chenjh 67b86e61ba [uart] Modify the uart file to configure uart_pin for pullup 2021-07-07 18:51:21 +08:00
..
applications remove return 2021-03-28 22:42:37 +08:00
board [uart] Modify the uart file to configure uart_pin for pullup 2021-07-07 18:51:21 +08:00
figures 增加 ST 官方 stm32f767-nucleo 开发板 2019-01-16 12:31:16 +08:00
Kconfig [Kconfig]将Kconfig unix格式化 2019-03-07 13:20:36 +08:00
README.md Update README.md 2020-11-24 03:58:15 +08:00
README_zh.md 【English readme】[stm32f767 nucleo] add English version readme 2020-11-21 21:47:32 +08:00
SConscript [bsp/stm32]change str(Dir('#')) to GetCurrentDir() 2019-02-14 15:55:51 +08:00
SConstruct [update] stm32/stm32f767-st-nucleo/SConstruct 2020-02-25 20:19:26 +08:00
project.ewd fix stm32767 lf 2019-03-13 14:27:23 +08:00
project.ewp [stm32] scons --target=iar 2020-10-27 17:36:47 +08:00
project.eww 增加 ST 官方 stm32f767-nucleo 开发板 2019-01-16 12:31:16 +08:00
project.uvoptx [bsp][stm32] update stm32 mdk project 2020-10-28 14:42:18 +08:00
project.uvprojx 更新 stm32 工程,nxp 工程 2020-12-28 15:02:17 +08:00
rtconfig.h fix spelling mistake for "RT_IDEL_HOOK_LIST_SIZE" 2019-09-05 08:33:12 +08:00
rtconfig.py [bsp] add missing dist_handle function for two stm32 bsp 2020-07-14 16:22:56 +08:00
template.ewp 增加 ST 官方 stm32f767-nucleo 开发板 2019-01-16 12:31:16 +08:00
template.eww 增加 ST 官方 stm32f767-nucleo 开发板 2019-01-16 12:31:16 +08:00
template.uvoptx [bsp][stm32] update stm32 mdk project 2020-10-28 14:42:18 +08:00
template.uvprojx [bsp][stm32] update stm32 mdk project 2020-10-28 14:42:18 +08:00

README.md

STM32F767-Nucleo BSP Introduction

中文

MCU: STM32F767ZI @216MHz, 2MB FLASH, 512KB RAM

The STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx devices are based on the high-performance Arm® Cortex®-M7 32-bit RISC core operating at up to 216 MHz frequency. The Cortex®-M7 core features a floating point unit (FPU) which supports Arm® double-precision and single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances the application security.

The STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx devices incorporate high-speed embedded memories with a Flash memory up to 2 Mbytes, 512 Kbytes of SRAM (including 128 Kbytes of Data TCM RAM for critical real-time data), 16 Kbytes of instruction TCM RAM (for critical real-time routines), 4 Kbytes of backup SRAM available in the lowest power modes, and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses, a 32-bit multi-AHB bus matrix and a multi layer AXI interconnect supporting internal and external memories access. All the devices offer three 12-bit ADCs, two DACs, a low-power RTC, twelve general-purpose 16-bit timers including two PWM timers for motor control, two general-purpose 32-bit timers, a true random number generator (RNG). They also feature standard and advanced communication interfaces. Advanced peripherals include two SDMMC interfaces, a flexible memory control (FMC) interface, a Quad-SPI Flash memory interface, a camera interface for CMOS sensors. The STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx devices operate in the 40 to +105 °C temperature range from a 1.7 to 3.6 V power supply. Dedicated supply inputs for USB (OTG_FS and OTG_HS) and SDMMC2 (clock, command and 4-bit data) are available on all the packages except LQFP100 for a greater power supply choice. The supply voltage can drop to 1.7 V with the use of an external power supply supervisor. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx devices offer devices in 11 packages ranging from 100 pins to 216 pins. The set of included peripherals changes with the device chosen. These features make the STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx microcontrollers suitable for a wide range of applications.

KEY FEATURES

  • Core: Arm® 32-bit Cortex®-M7 CPU with DPFPU, ART Accelerator™ and L1-cache: 16 Kbytes I/D cache, allowing 0-wait state execution from embedded Flash and external memories, up to 216 MHz, MPU, 462 DMIPS/2.14 DMIPS/MHz (Dhrystone 2.1), and DSP instructions.

  • Memories

    • Up to 2 Mbytes of Flash memory organized into two banks allowing read-while-write
    • SRAM: 512 Kbytes (including 128 Kbytes of data TCM RAM for critical real-time data) + 16 Kbytes of instruction TCM RAM (for critical real-time routines) + 4 Kbytes of backup SRAM
    • Flexible external memory controller with up to 32-bit data bus: SRAM, PSRAM, SDRAM/LPSDR SDRAM, NOR/NAND memories
  • Dual mode Quad-SPI

  • Graphics

    • Chrom-ART Accelerator™ (DMA2D), graphical hardware accelerator enabling enhanced graphical user interface
    • Hardware JPEG codec
    • LCD-TFT controller supporting up to XGA resolution
    • MIPI® DSI host controller supporting up to 720p 30 Hz resolution
  • Clock, reset and supply management

    • 1.7 V to 3.6 V application supply and I/Os
    • POR, PDR, PVD and BOR
    • Dedicated USB power
    • 4-to-26 MHz crystal oscillator
    • Internal 16 MHz factory-trimmed RC (1% accuracy)
    • 32 kHz oscillator for RTC with calibration
    • Internal 32 kHz RC with calibration
  • Low-power

    • Sleep, Stop and Standby modes
    • VBAT supply for RTC, 32×32 bit backup registers + 4 Kbytes backup SRAM
  • 3×12-bit, 2.4 MSPS ADC: up to 24 channels

  • Digital filters for sigma delta modulator (DFSDM), 8 channels / 4 filters

  • 2×12-bit D/A converters

  • General-purpose DMA: 16-stream DMA controller with FIFOs and burst support

  • Up to 18 timers: up to thirteen 16-bit (1x low- power 16-bit timer available in Stop mode) and two 32-bit timers, each with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input. All 15 timers running up to 216 MHz. 2x watchdogs, SysTick timer

  • Debug mode

    • SWD & JTAG interfaces
    • Cortex®-M7 Trace Macrocell™
  • Up to 168 I/O ports with interrupt capability

    • Up to 164 fast I/Os up to 108 MHz
    • Up to 166 5 V-tolerant I/Os
  • Up to 28 communication interfaces

    • Up to 4 I2C interfaces (SMBus/PMBus)
    • Up to 4 USARTs/4 UARTs (12.5 Mbit/s, ISO7816 interface, LIN, IrDA, modem control)
    • Up to 6 SPIs (up to 54 Mbit/s), 3 with muxed simplex I2S for audio
    • 2 x SAIs (serial audio interface)
    • 3 x CANs (2.0B Active) and 2 x SDMMCs
    • SPDIFRX interface
    • HDMI-CEC
    • MDIO slave interface
  • Advanced connectivity

    • USB 2.0 full-speed device/host/OTG controller with on-chip PHY
    • USB 2.0 high-speed/full-speed device/host/OTG controller with dedicated DMA, on-chip full-speed PHY and ULPI
    • 10/100 Ethernet MAC with dedicated DMA: supports IEEE 1588v2 hardware, MII/RMII
  • 8- to 14-bit camera interface up to 54 Mbyte/s

  • True random number generator

  • CRC calculation unit

  • RTC: subsecond accuracy, hardware calendar

  • 96-bit unique ID

Read more

Documents Description
STM32_Nucleo-144_BSP_Introduction How to run RT-Thread on STM32 Nucleo-144 boards (Must-Read)
STM32F767ZI ST Official Website STM32F767ZI datasheet and other resources

Maintained By

e31207077 e31207077@yahoo.com.tw

Translated By

Meco Man @ RT-Thread Community

jiantingman@foxmail.com

https://github.com/mysterywolf