2022-11-24 16:08:56 +08:00
|
|
|
/* generated HAL source file - do not edit */
|
|
|
|
#include "hal_data.h"
|
2023-01-12 15:12:14 +08:00
|
|
|
ether_phy_instance_ctrl_t g_ether_phy0_ctrl;
|
|
|
|
|
|
|
|
const ether_phy_cfg_t g_ether_phy0_cfg =
|
|
|
|
{
|
|
|
|
|
|
|
|
.channel = 0,
|
|
|
|
.phy_lsi_address = 0,
|
|
|
|
.phy_reset_wait_time = 0x00020000,
|
|
|
|
.mii_bit_access_wait_time = 8,
|
|
|
|
.flow_control = ETHER_PHY_FLOW_CONTROL_DISABLE,
|
|
|
|
.mii_type = ETHER_PHY_MII_TYPE_RMII,
|
|
|
|
.p_context = NULL,
|
|
|
|
.p_extend = NULL,
|
|
|
|
|
|
|
|
};
|
|
|
|
/* Instance structure to use this module. */
|
|
|
|
const ether_phy_instance_t g_ether_phy0 =
|
|
|
|
{
|
|
|
|
.p_ctrl = &g_ether_phy0_ctrl,
|
|
|
|
.p_cfg = &g_ether_phy0_cfg,
|
|
|
|
.p_api = &g_ether_phy_on_ether_phy
|
|
|
|
};
|
2022-11-24 16:08:56 +08:00
|
|
|
sci_uart_instance_ctrl_t g_uart7_ctrl;
|
|
|
|
|
|
|
|
baud_setting_t g_uart7_baud_setting =
|
|
|
|
{
|
|
|
|
/* Baud rate calculated with 0.160% error. */ .abcse = 0, .abcs = 0, .bgdm = 1, .cks = 0, .brr = 64, .mddr = (uint8_t) 256, .brme = false
|
|
|
|
};
|
|
|
|
|
|
|
|
/** UART extended configuration for UARTonSCI HAL driver */
|
|
|
|
const sci_uart_extended_cfg_t g_uart7_cfg_extend =
|
|
|
|
{
|
|
|
|
.clock = SCI_UART_CLOCK_INT,
|
|
|
|
.rx_edge_start = SCI_UART_START_BIT_FALLING_EDGE,
|
|
|
|
.noise_cancel = SCI_UART_NOISE_CANCELLATION_DISABLE,
|
|
|
|
.rx_fifo_trigger = SCI_UART_RX_FIFO_TRIGGER_MAX,
|
|
|
|
.p_baud_setting = &g_uart7_baud_setting,
|
|
|
|
.flow_control = SCI_UART_FLOW_CONTROL_RTS,
|
|
|
|
#if 0xFF != 0xFF
|
|
|
|
.flow_control_pin = BSP_IO_PORT_FF_PIN_0xFF,
|
|
|
|
#else
|
|
|
|
.flow_control_pin = (bsp_io_port_pin_t) UINT16_MAX,
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
/** UART interface configuration */
|
|
|
|
const uart_cfg_t g_uart7_cfg =
|
|
|
|
{
|
|
|
|
.channel = 7,
|
|
|
|
.data_bits = UART_DATA_BITS_8,
|
|
|
|
.parity = UART_PARITY_OFF,
|
|
|
|
.stop_bits = UART_STOP_BITS_1,
|
|
|
|
.p_callback = user_uart7_callback,
|
|
|
|
.p_context = NULL,
|
|
|
|
.p_extend = &g_uart7_cfg_extend,
|
|
|
|
#define RA_NOT_DEFINED (1)
|
|
|
|
#if (RA_NOT_DEFINED == RA_NOT_DEFINED)
|
|
|
|
.p_transfer_tx = NULL,
|
|
|
|
#else
|
|
|
|
.p_transfer_tx = &RA_NOT_DEFINED,
|
|
|
|
#endif
|
|
|
|
#if (RA_NOT_DEFINED == RA_NOT_DEFINED)
|
|
|
|
.p_transfer_rx = NULL,
|
|
|
|
#else
|
|
|
|
.p_transfer_rx = &RA_NOT_DEFINED,
|
|
|
|
#endif
|
|
|
|
#undef RA_NOT_DEFINED
|
|
|
|
.rxi_ipl = (12),
|
|
|
|
.txi_ipl = (12),
|
|
|
|
.tei_ipl = (12),
|
|
|
|
.eri_ipl = (12),
|
|
|
|
#if defined(VECTOR_NUMBER_SCI7_RXI)
|
|
|
|
.rxi_irq = VECTOR_NUMBER_SCI7_RXI,
|
|
|
|
#else
|
|
|
|
.rxi_irq = FSP_INVALID_VECTOR,
|
|
|
|
#endif
|
|
|
|
#if defined(VECTOR_NUMBER_SCI7_TXI)
|
|
|
|
.txi_irq = VECTOR_NUMBER_SCI7_TXI,
|
|
|
|
#else
|
|
|
|
.txi_irq = FSP_INVALID_VECTOR,
|
|
|
|
#endif
|
|
|
|
#if defined(VECTOR_NUMBER_SCI7_TEI)
|
|
|
|
.tei_irq = VECTOR_NUMBER_SCI7_TEI,
|
|
|
|
#else
|
|
|
|
.tei_irq = FSP_INVALID_VECTOR,
|
|
|
|
#endif
|
|
|
|
#if defined(VECTOR_NUMBER_SCI7_ERI)
|
|
|
|
.eri_irq = VECTOR_NUMBER_SCI7_ERI,
|
|
|
|
#else
|
|
|
|
.eri_irq = FSP_INVALID_VECTOR,
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Instance structure to use this module. */
|
|
|
|
const uart_instance_t g_uart7 =
|
|
|
|
{
|
|
|
|
.p_ctrl = &g_uart7_ctrl,
|
|
|
|
.p_cfg = &g_uart7_cfg,
|
|
|
|
.p_api = &g_uart_on_sci
|
|
|
|
};
|
|
|
|
void g_hal_init(void) {
|
|
|
|
g_common_init();
|
|
|
|
}
|