rt-thread/bsp/stm32/stm32f091-st-nucleo/board/board.h

48 lines
1.1 KiB
C
Raw Normal View History

2018-12-25 15:58:33 +08:00
/*
2021-03-14 15:33:55 +08:00
* Copyright (c) 2006-2021, RT-Thread Development Team
2018-12-25 15:58:33 +08:00
*
* SPDX-License-Identifier: Apache-2.0
*
* Change Logs:
* Date Author Notes
2019-01-22 10:00:45 +08:00
* 2018-11-5 SummerGift first version
2018-12-25 15:58:33 +08:00
*/
#ifndef __BOARD_H__
#define __BOARD_H__
#include <stm32f0xx.h>
#ifdef __cplusplus
extern "C" {
#endif
2018-12-25 15:58:33 +08:00
#define STM32_FLASH_START_ADRESS ((uint32_t)0x08000000)
#define STM32_FLASH_SIZE (256 * 1024)
#define STM32_FLASH_END_ADDRESS ((uint32_t)(STM32_FLASH_START_ADRESS + STM32_FLASH_SIZE))
/* Internal SRAM memory size[Kbytes] <16-256>, Default: 64*/
#define STM32_SRAM_SIZE 32
#define STM32_SRAM_END (0x20000000 + STM32_SRAM_SIZE * 1024)
#if defined(__ARMCC_VERSION)
2018-12-25 15:58:33 +08:00
extern int Image$$RW_IRAM1$$ZI$$Limit;
#define HEAP_BEGIN ((void *)&Image$$RW_IRAM1$$ZI$$Limit)
#elif __ICCARM__
#pragma section="CSTACK"
#define HEAP_BEGIN (__segment_end("CSTACK"))
#else
extern int __bss_end;
#define HEAP_BEGIN ((void *)&__bss_end)
#endif
#define HEAP_END STM32_SRAM_END
void SystemClock_Config(void);
#ifdef __cplusplus
}
#endif
2018-12-25 15:58:33 +08:00
#endif /* __BOARD_H__ */