2018-11-29 17:00:22 +08:00
|
|
|
/*
|
2023-01-09 10:20:16 +08:00
|
|
|
* Copyright (c) 2006-2023, RT-Thread Development Team
|
2018-11-29 17:00:22 +08:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*
|
|
|
|
* Change Logs:
|
|
|
|
* Date Author Notes
|
2019-01-08 11:58:57 +08:00
|
|
|
* 2018-11-5 SummerGift first version
|
2018-12-12 16:49:27 +08:00
|
|
|
* 2018-12-11 greedyhao Porting for stm32f7xx
|
2019-01-08 11:58:57 +08:00
|
|
|
* 2019-01-03 zylx modify DMA initialization and spixfer function
|
2020-01-15 14:29:33 +08:00
|
|
|
* 2020-01-15 whj4674672 Porting for stm32h7xx
|
2020-06-23 10:43:18 +08:00
|
|
|
* 2020-06-18 thread-liu Porting for stm32mp1xx
|
2020-10-14 15:02:23 +08:00
|
|
|
* 2020-10-14 Dozingfiretruck Porting for stm32wbxx
|
2018-11-29 17:00:22 +08:00
|
|
|
*/
|
|
|
|
|
2020-06-13 11:58:28 +08:00
|
|
|
#include <rtthread.h>
|
|
|
|
#include <rtdevice.h>
|
2018-11-29 17:00:22 +08:00
|
|
|
#include "board.h"
|
2018-12-12 09:00:48 +08:00
|
|
|
|
2022-10-24 11:41:37 +08:00
|
|
|
#ifdef BSP_USING_SPI
|
2018-12-12 09:00:48 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI1) || defined(BSP_USING_SPI2) || defined(BSP_USING_SPI3) || defined(BSP_USING_SPI4) || defined(BSP_USING_SPI5) || defined(BSP_USING_SPI6)
|
2018-11-29 17:00:22 +08:00
|
|
|
|
|
|
|
#include "drv_spi.h"
|
|
|
|
#include "drv_config.h"
|
2019-01-08 13:59:34 +08:00
|
|
|
#include <string.h>
|
2018-11-29 17:00:22 +08:00
|
|
|
|
|
|
|
//#define DRV_DEBUG
|
|
|
|
#define LOG_TAG "drv.spi"
|
|
|
|
#include <drv_log.h>
|
|
|
|
|
|
|
|
enum
|
|
|
|
{
|
|
|
|
#ifdef BSP_USING_SPI1
|
|
|
|
SPI1_INDEX,
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_USING_SPI2
|
|
|
|
SPI2_INDEX,
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_USING_SPI3
|
|
|
|
SPI3_INDEX,
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_USING_SPI4
|
|
|
|
SPI4_INDEX,
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_USING_SPI5
|
|
|
|
SPI5_INDEX,
|
|
|
|
#endif
|
2018-12-11 22:53:25 +08:00
|
|
|
#ifdef BSP_USING_SPI6
|
|
|
|
SPI6_INDEX,
|
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct stm32_spi_config spi_config[] =
|
|
|
|
{
|
|
|
|
#ifdef BSP_USING_SPI1
|
|
|
|
SPI1_BUS_CONFIG,
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_USING_SPI2
|
|
|
|
SPI2_BUS_CONFIG,
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_USING_SPI3
|
|
|
|
SPI3_BUS_CONFIG,
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_USING_SPI4
|
|
|
|
SPI4_BUS_CONFIG,
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_USING_SPI5
|
|
|
|
SPI5_BUS_CONFIG,
|
|
|
|
#endif
|
2018-12-11 22:53:25 +08:00
|
|
|
|
|
|
|
#ifdef BSP_USING_SPI6
|
|
|
|
SPI6_BUS_CONFIG,
|
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
};
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
static struct stm32_spi spi_bus_obj[sizeof(spi_config) / sizeof(spi_config[0])] = {0};
|
2018-11-29 17:00:22 +08:00
|
|
|
|
|
|
|
static rt_err_t stm32_spi_init(struct stm32_spi *spi_drv, struct rt_spi_configuration *cfg)
|
|
|
|
{
|
|
|
|
RT_ASSERT(spi_drv != RT_NULL);
|
|
|
|
RT_ASSERT(cfg != RT_NULL);
|
|
|
|
|
|
|
|
SPI_HandleTypeDef *spi_handle = &spi_drv->handle;
|
|
|
|
|
|
|
|
if (cfg->mode & RT_SPI_SLAVE)
|
|
|
|
{
|
|
|
|
spi_handle->Init.Mode = SPI_MODE_SLAVE;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
spi_handle->Init.Mode = SPI_MODE_MASTER;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cfg->mode & RT_SPI_3WIRE)
|
|
|
|
{
|
|
|
|
spi_handle->Init.Direction = SPI_DIRECTION_1LINE;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
spi_handle->Init.Direction = SPI_DIRECTION_2LINES;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cfg->data_width == 8)
|
|
|
|
{
|
|
|
|
spi_handle->Init.DataSize = SPI_DATASIZE_8BIT;
|
|
|
|
spi_handle->TxXferSize = 8;
|
|
|
|
spi_handle->RxXferSize = 8;
|
|
|
|
}
|
|
|
|
else if (cfg->data_width == 16)
|
|
|
|
{
|
|
|
|
spi_handle->Init.DataSize = SPI_DATASIZE_16BIT;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2023-03-17 01:12:51 +08:00
|
|
|
return -RT_EIO;
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (cfg->mode & RT_SPI_CPHA)
|
|
|
|
{
|
|
|
|
spi_handle->Init.CLKPhase = SPI_PHASE_2EDGE;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
spi_handle->Init.CLKPhase = SPI_PHASE_1EDGE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cfg->mode & RT_SPI_CPOL)
|
|
|
|
{
|
|
|
|
spi_handle->Init.CLKPolarity = SPI_POLARITY_HIGH;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
spi_handle->Init.CLKPolarity = SPI_POLARITY_LOW;
|
|
|
|
}
|
|
|
|
|
2022-04-30 11:39:57 +08:00
|
|
|
spi_handle->Init.NSS = SPI_NSS_SOFT;
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2023-04-14 14:07:05 +08:00
|
|
|
static uint32_t SPI_CLOCK;
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2022-12-07 01:52:37 +08:00
|
|
|
/* Some series may only have APBPERIPH_BASE, but don't have HAL_RCC_GetPCLK2Freq */
|
|
|
|
#if defined(APBPERIPH_BASE)
|
2022-12-15 14:05:56 +08:00
|
|
|
SPI_CLOCK = HAL_RCC_GetPCLK1Freq();
|
2022-12-07 01:52:37 +08:00
|
|
|
#elif defined(APB1PERIPH_BASE) || defined(APB2PERIPH_BASE)
|
2022-12-15 14:05:56 +08:00
|
|
|
/* The SPI clock for H7 cannot be configured with a peripheral bus clock, so it needs to be written separately */
|
|
|
|
#if defined(SOC_SERIES_STM32H7)
|
|
|
|
/* When the configuration is generated using CUBEMX, the configuration for the SPI clock is placed in the HAL_SPI_Init function.
|
|
|
|
Therefore, it is necessary to initialize and configure the SPI clock to automatically configure the frequency division */
|
|
|
|
HAL_SPI_Init(spi_handle);
|
|
|
|
SPI_CLOCK = HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_SPI123);
|
|
|
|
#else
|
2022-12-07 01:52:37 +08:00
|
|
|
if ((rt_uint32_t)spi_drv->config->Instance >= APB2PERIPH_BASE)
|
2022-03-24 21:06:02 +08:00
|
|
|
{
|
2022-12-15 14:05:56 +08:00
|
|
|
SPI_CLOCK = HAL_RCC_GetPCLK2Freq();
|
2022-03-24 21:06:02 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2022-12-15 14:05:56 +08:00
|
|
|
SPI_CLOCK = HAL_RCC_GetPCLK1Freq();
|
2022-03-24 21:06:02 +08:00
|
|
|
}
|
2022-12-15 14:05:56 +08:00
|
|
|
#endif /* SOC_SERIES_STM32H7) */
|
|
|
|
#endif /* APBPERIPH_BASE */
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2022-12-15 14:05:56 +08:00
|
|
|
if (cfg->max_hz >= SPI_CLOCK / 2)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
spi_handle->Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_2;
|
|
|
|
}
|
2022-12-15 14:05:56 +08:00
|
|
|
else if (cfg->max_hz >= SPI_CLOCK / 4)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
spi_handle->Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_4;
|
|
|
|
}
|
2022-12-15 14:05:56 +08:00
|
|
|
else if (cfg->max_hz >= SPI_CLOCK / 8)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
spi_handle->Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_8;
|
|
|
|
}
|
2022-12-15 14:05:56 +08:00
|
|
|
else if (cfg->max_hz >= SPI_CLOCK / 16)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
spi_handle->Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_16;
|
|
|
|
}
|
2022-12-15 14:05:56 +08:00
|
|
|
else if (cfg->max_hz >= SPI_CLOCK / 32)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
spi_handle->Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_32;
|
|
|
|
}
|
2022-12-15 14:05:56 +08:00
|
|
|
else if (cfg->max_hz >= SPI_CLOCK / 64)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
spi_handle->Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_64;
|
|
|
|
}
|
2022-12-15 14:05:56 +08:00
|
|
|
else if (cfg->max_hz >= SPI_CLOCK / 128)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
spi_handle->Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_128;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
/* min prescaler 256 */
|
|
|
|
spi_handle->Init.BaudRatePrescaler = SPI_BAUDRATEPRESCALER_256;
|
|
|
|
}
|
|
|
|
|
2022-12-15 14:05:56 +08:00
|
|
|
LOG_D("sys freq: %d, pclk freq: %d, SPI limiting freq: %d, SPI usage freq: %d",
|
2020-06-23 10:43:18 +08:00
|
|
|
#if defined(SOC_SERIES_STM32MP1)
|
|
|
|
HAL_RCC_GetSystemCoreClockFreq(),
|
|
|
|
#else
|
2018-11-29 17:00:22 +08:00
|
|
|
HAL_RCC_GetSysClockFreq(),
|
2020-06-23 10:43:18 +08:00
|
|
|
#endif
|
2022-12-15 14:05:56 +08:00
|
|
|
SPI_CLOCK,
|
2018-11-29 17:00:22 +08:00
|
|
|
cfg->max_hz,
|
2022-12-15 14:05:56 +08:00
|
|
|
SPI_CLOCK / (rt_size_t)pow(2,(spi_handle->Init.BaudRatePrescaler >> 28) + 1));
|
2018-11-29 17:00:22 +08:00
|
|
|
|
|
|
|
if (cfg->mode & RT_SPI_MSB)
|
|
|
|
{
|
|
|
|
spi_handle->Init.FirstBit = SPI_FIRSTBIT_MSB;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
spi_handle->Init.FirstBit = SPI_FIRSTBIT_LSB;
|
|
|
|
}
|
|
|
|
|
|
|
|
spi_handle->Init.TIMode = SPI_TIMODE_DISABLE;
|
|
|
|
spi_handle->Init.CRCCalculation = SPI_CRCCALCULATION_DISABLE;
|
|
|
|
spi_handle->State = HAL_SPI_STATE_RESET;
|
2020-10-14 15:02:23 +08:00
|
|
|
#if defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32WB)
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_handle->Init.NSSPMode = SPI_NSS_PULSE_DISABLE;
|
2020-06-23 10:43:18 +08:00
|
|
|
#elif defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
|
2020-01-15 14:29:33 +08:00
|
|
|
spi_handle->Init.Mode = SPI_MODE_MASTER;
|
|
|
|
spi_handle->Init.NSS = SPI_NSS_SOFT;
|
|
|
|
spi_handle->Init.NSSPMode = SPI_NSS_PULSE_DISABLE;
|
|
|
|
spi_handle->Init.NSSPolarity = SPI_NSS_POLARITY_LOW;
|
|
|
|
spi_handle->Init.CRCPolynomial = 7;
|
|
|
|
spi_handle->Init.TxCRCInitializationPattern = SPI_CRC_INITIALIZATION_ALL_ZERO_PATTERN;
|
|
|
|
spi_handle->Init.RxCRCInitializationPattern = SPI_CRC_INITIALIZATION_ALL_ZERO_PATTERN;
|
|
|
|
spi_handle->Init.MasterSSIdleness = SPI_MASTER_SS_IDLENESS_00CYCLE;
|
|
|
|
spi_handle->Init.MasterInterDataIdleness = SPI_MASTER_INTERDATA_IDLENESS_00CYCLE;
|
|
|
|
spi_handle->Init.MasterReceiverAutoSusp = SPI_MASTER_RX_AUTOSUSP_DISABLE;
|
|
|
|
spi_handle->Init.MasterKeepIOState = SPI_MASTER_KEEP_IO_STATE_ENABLE;
|
|
|
|
spi_handle->Init.IOSwap = SPI_IO_SWAP_DISABLE;
|
|
|
|
spi_handle->Init.FifoThreshold = SPI_FIFO_THRESHOLD_08DATA;
|
2019-01-08 13:59:34 +08:00
|
|
|
#endif
|
|
|
|
|
2018-11-29 17:00:22 +08:00
|
|
|
if (HAL_SPI_Init(spi_handle) != HAL_OK)
|
|
|
|
{
|
2023-03-17 01:12:51 +08:00
|
|
|
return -RT_EIO;
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
|
|
|
|
2019-02-15 16:44:51 +08:00
|
|
|
#if defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32F0) \
|
2020-10-14 15:02:23 +08:00
|
|
|
|| defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32WB)
|
2018-11-29 17:00:22 +08:00
|
|
|
SET_BIT(spi_handle->Instance->CR2, SPI_RXFIFO_THRESHOLD_HF);
|
|
|
|
#endif
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
/* DMA configuration */
|
|
|
|
if (spi_drv->spi_dma_flag & SPI_USING_RX_DMA_FLAG)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2019-01-08 11:58:57 +08:00
|
|
|
HAL_DMA_Init(&spi_drv->dma.handle_rx);
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
__HAL_LINKDMA(&spi_drv->handle, hdmarx, spi_drv->dma.handle_rx);
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
/* NVIC configuration for DMA transfer complete interrupt */
|
|
|
|
HAL_NVIC_SetPriority(spi_drv->config->dma_rx->dma_irq, 0, 0);
|
|
|
|
HAL_NVIC_EnableIRQ(spi_drv->config->dma_rx->dma_irq);
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
|
|
|
|
if (spi_drv->spi_dma_flag & SPI_USING_TX_DMA_FLAG)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2019-01-08 11:58:57 +08:00
|
|
|
HAL_DMA_Init(&spi_drv->dma.handle_tx);
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
__HAL_LINKDMA(&spi_drv->handle, hdmatx, spi_drv->dma.handle_tx);
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
/* NVIC configuration for DMA transfer complete interrupt */
|
2022-12-19 09:59:05 +08:00
|
|
|
HAL_NVIC_SetPriority(spi_drv->config->dma_tx->dma_irq, 1, 0);
|
2019-01-08 11:58:57 +08:00
|
|
|
HAL_NVIC_EnableIRQ(spi_drv->config->dma_tx->dma_irq);
|
|
|
|
}
|
2021-08-10 10:30:52 +08:00
|
|
|
|
2021-04-23 09:52:17 +08:00
|
|
|
if(spi_drv->spi_dma_flag & SPI_USING_TX_DMA_FLAG || spi_drv->spi_dma_flag & SPI_USING_RX_DMA_FLAG)
|
|
|
|
{
|
|
|
|
HAL_NVIC_SetPriority(spi_drv->config->irq_type, 2, 0);
|
|
|
|
HAL_NVIC_EnableIRQ(spi_drv->config->irq_type);
|
|
|
|
}
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
LOG_D("%s init done", spi_drv->config->bus_name);
|
|
|
|
return RT_EOK;
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
|
|
|
|
2023-02-27 10:09:07 +08:00
|
|
|
static rt_ssize_t spixfer(struct rt_spi_device *device, struct rt_spi_message *message)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2023-03-25 19:28:21 +08:00
|
|
|
HAL_StatusTypeDef state = HAL_OK;
|
2019-01-19 14:29:21 +08:00
|
|
|
rt_size_t message_length, already_send_length;
|
|
|
|
rt_uint16_t send_length;
|
|
|
|
rt_uint8_t *recv_buf;
|
|
|
|
const rt_uint8_t *send_buf;
|
2019-01-08 11:58:57 +08:00
|
|
|
|
2018-11-29 17:00:22 +08:00
|
|
|
RT_ASSERT(device != RT_NULL);
|
|
|
|
RT_ASSERT(device->bus != RT_NULL);
|
|
|
|
RT_ASSERT(message != RT_NULL);
|
|
|
|
|
|
|
|
struct stm32_spi *spi_drv = rt_container_of(device->bus, struct stm32_spi, spi_bus);
|
2019-01-08 11:58:57 +08:00
|
|
|
SPI_HandleTypeDef *spi_handle = &spi_drv->handle;
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2023-01-18 13:27:08 +08:00
|
|
|
if (message->cs_take && !(device->config.mode & RT_SPI_NO_CS) && (device->cs_pin != PIN_NONE))
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2021-10-11 17:45:37 +08:00
|
|
|
if (device->config.mode & RT_SPI_CS_HIGH)
|
2023-01-18 13:27:08 +08:00
|
|
|
rt_pin_write(device->cs_pin, PIN_HIGH);
|
2021-10-11 17:45:37 +08:00
|
|
|
else
|
2023-01-18 13:27:08 +08:00
|
|
|
rt_pin_write(device->cs_pin, PIN_LOW);
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
LOG_D("%s transfer prepare and start", spi_drv->config->bus_name);
|
|
|
|
LOG_D("%s sendbuf: %X, recvbuf: %X, length: %d",
|
|
|
|
spi_drv->config->bus_name,
|
|
|
|
(uint32_t)message->send_buf,
|
|
|
|
(uint32_t)message->recv_buf, message->length);
|
2019-01-08 13:59:34 +08:00
|
|
|
|
2019-01-19 14:29:21 +08:00
|
|
|
message_length = message->length;
|
|
|
|
recv_buf = message->recv_buf;
|
|
|
|
send_buf = message->send_buf;
|
|
|
|
while (message_length)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2019-01-19 14:29:21 +08:00
|
|
|
/* the HAL library use uint16 to save the data length */
|
|
|
|
if (message_length > 65535)
|
|
|
|
{
|
|
|
|
send_length = 65535;
|
|
|
|
message_length = message_length - 65535;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
send_length = message_length;
|
|
|
|
message_length = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* calculate the start address */
|
|
|
|
already_send_length = message->length - send_length - message_length;
|
2023-04-29 20:50:21 +08:00
|
|
|
/* avoid null pointer problems */
|
|
|
|
if (message->send_buf)
|
|
|
|
{
|
|
|
|
send_buf = (rt_uint8_t *)message->send_buf + already_send_length;
|
|
|
|
}
|
|
|
|
if (message->recv_buf)
|
|
|
|
{
|
|
|
|
recv_buf = (rt_uint8_t *)message->recv_buf + already_send_length;
|
|
|
|
}
|
2023-05-29 03:12:27 +08:00
|
|
|
|
2022-12-15 14:05:56 +08:00
|
|
|
#if defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32F7)
|
|
|
|
rt_uint32_t* dma_buf = RT_NULL;
|
|
|
|
if ((spi_drv->spi_dma_flag & SPI_USING_TX_DMA_FLAG) && (spi_drv->spi_dma_flag & SPI_USING_RX_DMA_FLAG))
|
|
|
|
{
|
|
|
|
dma_buf = (rt_uint32_t *)rt_malloc_align(send_length,32);
|
|
|
|
if(send_buf)
|
|
|
|
{
|
|
|
|
rt_memcpy(dma_buf, send_buf, send_length);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
rt_memset(dma_buf, 0xFF, send_length);
|
|
|
|
}
|
2022-12-16 15:10:42 +08:00
|
|
|
rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, dma_buf, send_length);
|
2022-12-15 14:05:56 +08:00
|
|
|
state = HAL_SPI_TransmitReceive_DMA(spi_handle, (uint8_t *)dma_buf, (uint8_t *)dma_buf, send_length);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
#endif /* SOC_SERIES_STM32H7 || SOC_SERIES_STM32F7 */
|
2019-01-08 11:58:57 +08:00
|
|
|
/* start once data exchange in DMA mode */
|
|
|
|
if (message->send_buf && message->recv_buf)
|
|
|
|
{
|
2019-01-08 13:59:34 +08:00
|
|
|
if ((spi_drv->spi_dma_flag & SPI_USING_TX_DMA_FLAG) && (spi_drv->spi_dma_flag & SPI_USING_RX_DMA_FLAG))
|
|
|
|
{
|
2019-01-19 14:29:21 +08:00
|
|
|
state = HAL_SPI_TransmitReceive_DMA(spi_handle, (uint8_t *)send_buf, (uint8_t *)recv_buf, send_length);
|
2019-01-08 13:59:34 +08:00
|
|
|
}
|
2023-05-29 03:12:27 +08:00
|
|
|
else if ((spi_drv->spi_dma_flag & SPI_USING_TX_DMA_FLAG))
|
|
|
|
{
|
|
|
|
/* same as Tx ONLY. It will not receive SPI data any more. */
|
|
|
|
rt_memset((uint8_t *)recv_buf, 0xff, send_length);
|
|
|
|
state = HAL_SPI_Transmit_DMA(spi_handle, (uint8_t *)send_buf, send_length);
|
|
|
|
}
|
|
|
|
else if ((spi_drv->spi_dma_flag & SPI_USING_RX_DMA_FLAG))
|
|
|
|
{
|
|
|
|
state = HAL_ERROR;
|
|
|
|
LOG_E("It shoule be enabled both BSP_SPIx_TX_USING_DMA and BSP_SPIx_TX_USING_DMA flag, if wants to use SPI DMA Rx singly.");
|
|
|
|
break;
|
|
|
|
}
|
2019-01-08 13:59:34 +08:00
|
|
|
else
|
|
|
|
{
|
2019-01-19 14:29:21 +08:00
|
|
|
state = HAL_SPI_TransmitReceive(spi_handle, (uint8_t *)send_buf, (uint8_t *)recv_buf, send_length, 1000);
|
2019-01-08 13:59:34 +08:00
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
}
|
|
|
|
else if (message->send_buf)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2019-01-08 11:58:57 +08:00
|
|
|
if (spi_drv->spi_dma_flag & SPI_USING_TX_DMA_FLAG)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2019-01-19 14:29:21 +08:00
|
|
|
state = HAL_SPI_Transmit_DMA(spi_handle, (uint8_t *)send_buf, send_length);
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2019-01-19 14:29:21 +08:00
|
|
|
state = HAL_SPI_Transmit(spi_handle, (uint8_t *)send_buf, send_length, 1000);
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
2020-06-13 11:58:28 +08:00
|
|
|
|
|
|
|
if (message->cs_release && (device->config.mode & RT_SPI_3WIRE))
|
|
|
|
{
|
|
|
|
/* release the CS by disable SPI when using 3 wires SPI */
|
|
|
|
__HAL_SPI_DISABLE(spi_handle);
|
|
|
|
}
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
2023-05-29 03:12:27 +08:00
|
|
|
else if(message->recv_buf)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2023-05-29 03:12:27 +08:00
|
|
|
rt_memset((uint8_t *)recv_buf, 0xff, send_length);
|
2019-01-08 11:58:57 +08:00
|
|
|
if (spi_drv->spi_dma_flag & SPI_USING_RX_DMA_FLAG)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2019-01-19 14:29:21 +08:00
|
|
|
state = HAL_SPI_Receive_DMA(spi_handle, (uint8_t *)recv_buf, send_length);
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
else
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2020-06-13 11:58:28 +08:00
|
|
|
/* clear the old error flag */
|
|
|
|
__HAL_SPI_CLEAR_OVRFLAG(spi_handle);
|
2019-01-19 14:29:21 +08:00
|
|
|
state = HAL_SPI_Receive(spi_handle, (uint8_t *)recv_buf, send_length, 1000);
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
|
|
|
}
|
2023-05-29 03:12:27 +08:00
|
|
|
else
|
|
|
|
{
|
|
|
|
state = HAL_ERROR;
|
|
|
|
LOG_E("message->send_buf and message->recv_buf are both NULL!");
|
|
|
|
}
|
2019-01-08 13:59:34 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
if (state != HAL_OK)
|
|
|
|
{
|
2023-05-29 03:12:27 +08:00
|
|
|
LOG_E("SPI transfer error: %d", state);
|
2019-01-08 11:58:57 +08:00
|
|
|
message->length = 0;
|
|
|
|
spi_handle->State = HAL_SPI_STATE_READY;
|
2023-05-29 03:12:27 +08:00
|
|
|
break;
|
2019-01-08 11:58:57 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
LOG_D("%s transfer done", spi_drv->config->bus_name);
|
|
|
|
}
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
/* For simplicity reasons, this example is just waiting till the end of the
|
|
|
|
transfer, but application may perform other tasks while transfer operation
|
|
|
|
is ongoing. */
|
2022-10-18 03:52:03 +08:00
|
|
|
if (spi_drv->spi_dma_flag & (SPI_USING_TX_DMA_FLAG | SPI_USING_RX_DMA_FLAG))
|
|
|
|
{
|
|
|
|
/* blocking the thread,and the other tasks can run */
|
2023-05-29 03:12:27 +08:00
|
|
|
if (rt_completion_wait(&spi_drv->cpt, 1000) != RT_EOK)
|
|
|
|
{
|
|
|
|
state = HAL_ERROR;
|
|
|
|
LOG_E("wait for DMA interrupt overtime!");
|
|
|
|
break;
|
|
|
|
}
|
2022-10-18 03:52:03 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
while (HAL_SPI_GetState(spi_handle) != HAL_SPI_STATE_READY);
|
|
|
|
}
|
2023-05-29 03:12:27 +08:00
|
|
|
|
2022-12-15 14:05:56 +08:00
|
|
|
#if defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32F7)
|
|
|
|
if(dma_buf)
|
|
|
|
{
|
|
|
|
if(recv_buf)
|
|
|
|
{
|
2022-12-16 15:10:42 +08:00
|
|
|
rt_hw_cpu_dcache_ops(RT_HW_CACHE_INVALIDATE, dma_buf, send_length);
|
2022-12-15 14:05:56 +08:00
|
|
|
rt_memcpy(recv_buf, dma_buf,send_length);
|
|
|
|
}
|
|
|
|
rt_free_align(dma_buf);
|
|
|
|
}
|
|
|
|
#endif /* SOC_SERIES_STM32H7 || SOC_SERIES_STM32F7 */
|
2019-01-08 11:58:57 +08:00
|
|
|
}
|
2019-01-08 13:59:34 +08:00
|
|
|
|
2023-01-18 13:27:08 +08:00
|
|
|
if (message->cs_release && !(device->config.mode & RT_SPI_NO_CS) && (device->cs_pin != PIN_NONE))
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
2021-10-11 17:45:37 +08:00
|
|
|
if (device->config.mode & RT_SPI_CS_HIGH)
|
2023-01-18 13:27:08 +08:00
|
|
|
rt_pin_write(device->cs_pin, PIN_LOW);
|
2021-10-11 17:12:42 +08:00
|
|
|
else
|
2023-01-18 13:27:08 +08:00
|
|
|
rt_pin_write(device->cs_pin, PIN_HIGH);
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
|
|
|
|
2023-02-27 10:09:07 +08:00
|
|
|
if(state != HAL_OK)
|
|
|
|
{
|
|
|
|
return -RT_ERROR;
|
|
|
|
}
|
2018-11-29 17:00:22 +08:00
|
|
|
return message->length;
|
|
|
|
}
|
|
|
|
|
|
|
|
static rt_err_t spi_configure(struct rt_spi_device *device,
|
|
|
|
struct rt_spi_configuration *configuration)
|
|
|
|
{
|
|
|
|
RT_ASSERT(device != RT_NULL);
|
|
|
|
RT_ASSERT(configuration != RT_NULL);
|
|
|
|
|
|
|
|
struct stm32_spi *spi_drv = rt_container_of(device->bus, struct stm32_spi, spi_bus);
|
|
|
|
spi_drv->cfg = configuration;
|
|
|
|
|
|
|
|
return stm32_spi_init(spi_drv, configuration);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct rt_spi_ops stm_spi_ops =
|
|
|
|
{
|
|
|
|
.configure = spi_configure,
|
|
|
|
.xfer = spixfer,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int rt_hw_spi_bus_init(void)
|
|
|
|
{
|
|
|
|
rt_err_t result;
|
2022-08-03 00:09:49 +08:00
|
|
|
|
|
|
|
for (rt_size_t i = 0; i < sizeof(spi_config) / sizeof(spi_config[0]); i++)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
spi_bus_obj[i].config = &spi_config[i];
|
|
|
|
spi_bus_obj[i].spi_bus.parent.user_data = &spi_config[i];
|
|
|
|
spi_bus_obj[i].handle.Instance = spi_config[i].Instance;
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
if (spi_bus_obj[i].spi_dma_flag & SPI_USING_RX_DMA_FLAG)
|
|
|
|
{
|
|
|
|
/* Configure the DMA handler for Transmission process */
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Instance = spi_config[i].dma_rx->Instance;
|
2019-06-18 15:54:36 +08:00
|
|
|
#if defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.Channel = spi_config[i].dma_rx->channel;
|
2021-12-10 15:30:30 +08:00
|
|
|
#elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32WB) || defined(SOC_SERIES_STM32H7)
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.Request = spi_config[i].dma_rx->request;
|
|
|
|
#endif
|
2023-04-14 14:07:05 +08:00
|
|
|
#ifndef SOC_SERIES_STM32U5
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.PeriphInc = DMA_PINC_DISABLE;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.MemInc = DMA_MINC_ENABLE;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.Mode = DMA_NORMAL;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.Priority = DMA_PRIORITY_HIGH;
|
2023-04-14 14:07:05 +08:00
|
|
|
#endif
|
2021-12-10 15:30:30 +08:00
|
|
|
#if defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32H7)
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.FIFOMode = DMA_FIFOMODE_DISABLE;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.FIFOThreshold = DMA_FIFO_THRESHOLD_FULL;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.MemBurst = DMA_MBURST_INC4;
|
|
|
|
spi_bus_obj[i].dma.handle_rx.Init.PeriphBurst = DMA_PBURST_INC4;
|
2018-11-29 17:00:22 +08:00
|
|
|
#endif
|
|
|
|
|
2019-01-08 13:59:34 +08:00
|
|
|
{
|
|
|
|
rt_uint32_t tmpreg = 0x00U;
|
2019-07-19 14:59:21 +08:00
|
|
|
#if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32F0)
|
2019-01-08 13:59:34 +08:00
|
|
|
/* enable DMA clock && Delay after an RCC peripheral clock enabling*/
|
|
|
|
SET_BIT(RCC->AHBENR, spi_config[i].dma_rx->dma_rcc);
|
|
|
|
tmpreg = READ_BIT(RCC->AHBENR, spi_config[i].dma_rx->dma_rcc);
|
2021-12-10 15:30:30 +08:00
|
|
|
#elif defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WB) || defined(SOC_SERIES_STM32H7)
|
2019-01-08 11:58:57 +08:00
|
|
|
SET_BIT(RCC->AHB1ENR, spi_config[i].dma_rx->dma_rcc);
|
|
|
|
/* Delay after an RCC peripheral clock enabling */
|
|
|
|
tmpreg = READ_BIT(RCC->AHB1ENR, spi_config[i].dma_rx->dma_rcc);
|
2021-03-08 22:40:39 +08:00
|
|
|
#elif defined(SOC_SERIES_STM32MP1)
|
|
|
|
__HAL_RCC_DMAMUX_CLK_ENABLE();
|
2020-06-23 10:43:18 +08:00
|
|
|
SET_BIT(RCC->MP_AHB2ENSETR, spi_config[i].dma_rx->dma_rcc);
|
|
|
|
tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, spi_config[i].dma_rx->dma_rcc);
|
2019-01-08 11:58:57 +08:00
|
|
|
#endif
|
2019-01-08 13:59:34 +08:00
|
|
|
UNUSED(tmpreg); /* To avoid compiler warnings */
|
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (spi_bus_obj[i].spi_dma_flag & SPI_USING_TX_DMA_FLAG)
|
|
|
|
{
|
|
|
|
/* Configure the DMA handler for Transmission process */
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Instance = spi_config[i].dma_tx->Instance;
|
2019-06-18 15:54:36 +08:00
|
|
|
#if defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.Channel = spi_config[i].dma_tx->channel;
|
2021-12-10 15:30:30 +08:00
|
|
|
#elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32WB) || defined(SOC_SERIES_STM32H7)
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.Request = spi_config[i].dma_tx->request;
|
|
|
|
#endif
|
2023-04-14 14:07:05 +08:00
|
|
|
#ifndef SOC_SERIES_STM32U5
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.PeriphInc = DMA_PINC_DISABLE;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.MemInc = DMA_MINC_ENABLE;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.Mode = DMA_NORMAL;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.Priority = DMA_PRIORITY_LOW;
|
2023-04-14 14:07:05 +08:00
|
|
|
#endif
|
2021-12-10 15:30:30 +08:00
|
|
|
#if defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32H7)
|
2019-01-08 11:58:57 +08:00
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.FIFOMode = DMA_FIFOMODE_DISABLE;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.FIFOThreshold = DMA_FIFO_THRESHOLD_FULL;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.MemBurst = DMA_MBURST_INC4;
|
|
|
|
spi_bus_obj[i].dma.handle_tx.Init.PeriphBurst = DMA_PBURST_INC4;
|
2018-11-29 17:00:22 +08:00
|
|
|
#endif
|
2019-01-08 11:58:57 +08:00
|
|
|
|
2019-01-08 13:59:34 +08:00
|
|
|
{
|
|
|
|
rt_uint32_t tmpreg = 0x00U;
|
2019-07-19 14:59:21 +08:00
|
|
|
#if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32F0)
|
2019-01-08 13:59:34 +08:00
|
|
|
/* enable DMA clock && Delay after an RCC peripheral clock enabling*/
|
2019-07-19 14:59:21 +08:00
|
|
|
SET_BIT(RCC->AHBENR, spi_config[i].dma_tx->dma_rcc);
|
|
|
|
tmpreg = READ_BIT(RCC->AHBENR, spi_config[i].dma_tx->dma_rcc);
|
2021-12-10 15:30:30 +08:00
|
|
|
#elif defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WB) || defined(SOC_SERIES_STM32H7)
|
2019-01-08 11:58:57 +08:00
|
|
|
SET_BIT(RCC->AHB1ENR, spi_config[i].dma_tx->dma_rcc);
|
|
|
|
/* Delay after an RCC peripheral clock enabling */
|
|
|
|
tmpreg = READ_BIT(RCC->AHB1ENR, spi_config[i].dma_tx->dma_rcc);
|
2020-06-23 10:43:18 +08:00
|
|
|
#elif defined(SOC_SERIES_STM32MP1)
|
2021-03-08 22:40:39 +08:00
|
|
|
__HAL_RCC_DMAMUX_CLK_ENABLE();
|
2020-06-23 10:43:18 +08:00
|
|
|
SET_BIT(RCC->MP_AHB2ENSETR, spi_config[i].dma_tx->dma_rcc);
|
|
|
|
tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, spi_config[i].dma_tx->dma_rcc);
|
2018-11-29 17:00:22 +08:00
|
|
|
#endif
|
2019-01-08 13:59:34 +08:00
|
|
|
UNUSED(tmpreg); /* To avoid compiler warnings */
|
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
}
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2022-10-18 03:52:03 +08:00
|
|
|
/* initialize completion object */
|
|
|
|
rt_completion_init(&spi_bus_obj[i].cpt);
|
|
|
|
|
2018-11-29 17:00:22 +08:00
|
|
|
result = rt_spi_bus_register(&spi_bus_obj[i].spi_bus, spi_config[i].bus_name, &stm_spi_ops);
|
|
|
|
RT_ASSERT(result == RT_EOK);
|
|
|
|
|
|
|
|
LOG_D("%s bus init done", spi_config[i].bus_name);
|
|
|
|
}
|
|
|
|
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Attach the spi device to SPI bus, this function must be used after initialization.
|
|
|
|
*/
|
2023-01-18 13:27:08 +08:00
|
|
|
rt_err_t rt_hw_spi_device_attach(const char *bus_name, const char *device_name, rt_base_t cs_pin)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
RT_ASSERT(bus_name != RT_NULL);
|
|
|
|
RT_ASSERT(device_name != RT_NULL);
|
|
|
|
|
|
|
|
rt_err_t result;
|
|
|
|
struct rt_spi_device *spi_device;
|
|
|
|
|
|
|
|
/* attach the device to spi bus*/
|
|
|
|
spi_device = (struct rt_spi_device *)rt_malloc(sizeof(struct rt_spi_device));
|
|
|
|
RT_ASSERT(spi_device != RT_NULL);
|
|
|
|
|
2023-02-12 11:14:54 +08:00
|
|
|
result = rt_spi_bus_attach_device_cspin(spi_device, device_name, bus_name, cs_pin, RT_NULL);
|
2018-11-29 17:00:22 +08:00
|
|
|
if (result != RT_EOK)
|
|
|
|
{
|
|
|
|
LOG_E("%s attach to %s faild, %d\n", device_name, bus_name, result);
|
|
|
|
}
|
|
|
|
|
|
|
|
RT_ASSERT(result == RT_EOK);
|
|
|
|
|
|
|
|
LOG_D("%s attach to %s done", device_name, bus_name);
|
|
|
|
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_SPI1_TX_USING_DMA) || defined(BSP_SPI1_RX_USING_DMA)
|
|
|
|
void SPI1_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_SPI_IRQHandler(&spi_bus_obj[SPI1_INDEX].handle);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(BSP_USING_SPI1) && defined(BSP_SPI1_RX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Rx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI1_DMA_RX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI1_INDEX].dma.handle_rx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI1) && defined(BSP_SPI1_TX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Tx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI1_DMA_TX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI1_INDEX].dma.handle_tx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif /* defined(BSP_USING_SPI1) && defined(BSP_SPI_USING_DMA) */
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_SPI2_TX_USING_DMA) || defined(BSP_SPI2_RX_USING_DMA)
|
|
|
|
void SPI2_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_SPI_IRQHandler(&spi_bus_obj[SPI2_INDEX].handle);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(BSP_USING_SPI2) && defined(BSP_SPI2_RX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Rx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI2_DMA_RX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI2_INDEX].dma.handle_rx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI2) && defined(BSP_SPI2_TX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Tx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI2_DMA_TX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI2_INDEX].dma.handle_tx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif /* defined(BSP_USING_SPI2) && defined(BSP_SPI_USING_DMA) */
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_SPI3_TX_USING_DMA) || defined(BSP_SPI3_RX_USING_DMA)
|
|
|
|
void SPI3_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_SPI_IRQHandler(&spi_bus_obj[SPI3_INDEX].handle);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(BSP_USING_SPI3) && defined(BSP_SPI3_RX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Rx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI3_DMA_RX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI3_INDEX].dma.handle_rx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI3) && defined(BSP_SPI3_TX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Tx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI3_DMA_TX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI3_INDEX].dma.handle_tx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif /* defined(BSP_USING_SPI3) && defined(BSP_SPI_USING_DMA) */
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_SPI4_TX_USING_DMA) || defined(BSP_SPI4_RX_USING_DMA)
|
|
|
|
void SPI4_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_SPI_IRQHandler(&spi_bus_obj[SPI4_INDEX].handle);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI4) && defined(BSP_SPI4_RX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Rx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI4_DMA_RX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI4_INDEX].dma.handle_rx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI4) && defined(BSP_SPI4_TX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Tx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI4_DMA_TX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI4_INDEX].dma.handle_tx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif /* defined(BSP_USING_SPI4) && defined(BSP_SPI_USING_DMA) */
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_SPI5_TX_USING_DMA) || defined(BSP_SPI5_RX_USING_DMA)
|
|
|
|
void SPI5_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_SPI_IRQHandler(&spi_bus_obj[SPI5_INDEX].handle);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(BSP_USING_SPI5) && defined(BSP_SPI5_RX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Rx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI5_DMA_RX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI5_INDEX].dma.handle_rx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI5) && defined(BSP_SPI5_TX_USING_DMA)
|
2018-11-29 17:00:22 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Tx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI5_DMA_TX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI5_INDEX].dma.handle_tx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif /* defined(BSP_USING_SPI5) && defined(BSP_SPI_USING_DMA) */
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI6) && defined(BSP_SPI6_RX_USING_DMA)
|
2018-12-11 22:53:25 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Rx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI6_DMA_RX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI6_INDEX].dma.handle_rx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
2019-01-08 11:58:57 +08:00
|
|
|
#endif
|
2018-12-11 22:53:25 +08:00
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
#if defined(BSP_USING_SPI6) && defined(BSP_SPI6_TX_USING_DMA)
|
2018-12-11 22:53:25 +08:00
|
|
|
/**
|
|
|
|
* @brief This function handles DMA Tx interrupt request.
|
|
|
|
* @param None
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SPI6_DMA_TX_IRQHandler(void)
|
|
|
|
{
|
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
|
|
|
|
|
|
|
HAL_DMA_IRQHandler(&spi_bus_obj[SPI6_INDEX].dma.handle_tx);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif /* defined(BSP_USING_SPI6) && defined(BSP_SPI_USING_DMA) */
|
|
|
|
|
2019-01-08 11:58:57 +08:00
|
|
|
static void stm32_get_dma_info(void)
|
|
|
|
{
|
|
|
|
#ifdef BSP_SPI1_RX_USING_DMA
|
|
|
|
spi_bus_obj[SPI1_INDEX].spi_dma_flag |= SPI_USING_RX_DMA_FLAG;
|
|
|
|
static struct dma_config spi1_dma_rx = SPI1_RX_DMA_CONFIG;
|
|
|
|
spi_config[SPI1_INDEX].dma_rx = &spi1_dma_rx;
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_SPI1_TX_USING_DMA
|
|
|
|
spi_bus_obj[SPI1_INDEX].spi_dma_flag |= SPI_USING_TX_DMA_FLAG;
|
|
|
|
static struct dma_config spi1_dma_tx = SPI1_TX_DMA_CONFIG;
|
|
|
|
spi_config[SPI1_INDEX].dma_tx = &spi1_dma_tx;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_SPI2_RX_USING_DMA
|
|
|
|
spi_bus_obj[SPI2_INDEX].spi_dma_flag |= SPI_USING_RX_DMA_FLAG;
|
|
|
|
static struct dma_config spi2_dma_rx = SPI2_RX_DMA_CONFIG;
|
|
|
|
spi_config[SPI2_INDEX].dma_rx = &spi2_dma_rx;
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_SPI2_TX_USING_DMA
|
|
|
|
spi_bus_obj[SPI2_INDEX].spi_dma_flag |= SPI_USING_TX_DMA_FLAG;
|
|
|
|
static struct dma_config spi2_dma_tx = SPI2_TX_DMA_CONFIG;
|
|
|
|
spi_config[SPI2_INDEX].dma_tx = &spi2_dma_tx;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_SPI3_RX_USING_DMA
|
|
|
|
spi_bus_obj[SPI3_INDEX].spi_dma_flag |= SPI_USING_RX_DMA_FLAG;
|
|
|
|
static struct dma_config spi3_dma_rx = SPI3_RX_DMA_CONFIG;
|
|
|
|
spi_config[SPI3_INDEX].dma_rx = &spi3_dma_rx;
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_SPI3_TX_USING_DMA
|
|
|
|
spi_bus_obj[SPI3_INDEX].spi_dma_flag |= SPI_USING_TX_DMA_FLAG;
|
|
|
|
static struct dma_config spi3_dma_tx = SPI3_TX_DMA_CONFIG;
|
|
|
|
spi_config[SPI3_INDEX].dma_tx = &spi3_dma_tx;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_SPI4_RX_USING_DMA
|
|
|
|
spi_bus_obj[SPI4_INDEX].spi_dma_flag |= SPI_USING_RX_DMA_FLAG;
|
|
|
|
static struct dma_config spi4_dma_rx = SPI4_RX_DMA_CONFIG;
|
|
|
|
spi_config[SPI4_INDEX].dma_rx = &spi4_dma_rx;
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_SPI4_TX_USING_DMA
|
|
|
|
spi_bus_obj[SPI4_INDEX].spi_dma_flag |= SPI_USING_TX_DMA_FLAG;
|
|
|
|
static struct dma_config spi4_dma_tx = SPI4_TX_DMA_CONFIG;
|
|
|
|
spi_config[SPI4_INDEX].dma_tx = &spi4_dma_tx;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_SPI5_RX_USING_DMA
|
|
|
|
spi_bus_obj[SPI5_INDEX].spi_dma_flag |= SPI_USING_RX_DMA_FLAG;
|
|
|
|
static struct dma_config spi5_dma_rx = SPI5_RX_DMA_CONFIG;
|
|
|
|
spi_config[SPI5_INDEX].dma_rx = &spi5_dma_rx;
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_SPI5_TX_USING_DMA
|
|
|
|
spi_bus_obj[SPI5_INDEX].spi_dma_flag |= SPI_USING_TX_DMA_FLAG;
|
|
|
|
static struct dma_config spi5_dma_tx = SPI5_TX_DMA_CONFIG;
|
|
|
|
spi_config[SPI5_INDEX].dma_tx = &spi5_dma_tx;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef BSP_SPI6_RX_USING_DMA
|
|
|
|
spi_bus_obj[SPI6_INDEX].spi_dma_flag |= SPI_USING_RX_DMA_FLAG;
|
|
|
|
static struct dma_config spi6_dma_rx = SPI6_RX_DMA_CONFIG;
|
|
|
|
spi_config[SPI6_INDEX].dma_rx = &spi6_dma_rx;
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_SPI6_TX_USING_DMA
|
|
|
|
spi_bus_obj[SPI6_INDEX].spi_dma_flag |= SPI_USING_TX_DMA_FLAG;
|
|
|
|
static struct dma_config spi6_dma_tx = SPI6_TX_DMA_CONFIG;
|
|
|
|
spi_config[SPI6_INDEX].dma_tx = &spi6_dma_tx;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2022-10-18 03:52:03 +08:00
|
|
|
void HAL_SPI_TxRxCpltCallback(SPI_HandleTypeDef *hspi)
|
|
|
|
{
|
|
|
|
struct stm32_spi *spi_drv = rt_container_of(hspi, struct stm32_spi, handle);
|
|
|
|
rt_completion_done(&spi_drv->cpt);
|
|
|
|
}
|
|
|
|
|
|
|
|
void HAL_SPI_TxCpltCallback(SPI_HandleTypeDef *hspi)
|
|
|
|
{
|
|
|
|
struct stm32_spi *spi_drv = rt_container_of(hspi, struct stm32_spi, handle);
|
|
|
|
rt_completion_done(&spi_drv->cpt);
|
|
|
|
}
|
|
|
|
|
|
|
|
void HAL_SPI_RxCpltCallback(SPI_HandleTypeDef *hspi)
|
|
|
|
{
|
|
|
|
struct stm32_spi *spi_drv = rt_container_of(hspi, struct stm32_spi, handle);
|
|
|
|
rt_completion_done(&spi_drv->cpt);
|
|
|
|
}
|
|
|
|
|
2019-07-19 14:59:21 +08:00
|
|
|
#if defined(SOC_SERIES_STM32F0)
|
2021-03-08 22:40:39 +08:00
|
|
|
void SPI1_DMA_RX_TX_IRQHandler(void)
|
2019-07-19 14:59:21 +08:00
|
|
|
{
|
|
|
|
#if defined(BSP_USING_SPI1) && defined(BSP_SPI1_TX_USING_DMA)
|
|
|
|
SPI1_DMA_TX_IRQHandler();
|
|
|
|
#endif
|
2021-03-08 22:40:39 +08:00
|
|
|
|
2019-07-19 14:59:21 +08:00
|
|
|
#if defined(BSP_USING_SPI1) && defined(BSP_SPI1_RX_USING_DMA)
|
2019-07-27 18:11:46 +08:00
|
|
|
SPI1_DMA_RX_IRQHandler();
|
2019-07-19 14:59:21 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2021-03-08 22:40:39 +08:00
|
|
|
void SPI2_DMA_RX_TX_IRQHandler(void)
|
2019-07-19 14:59:21 +08:00
|
|
|
{
|
|
|
|
#if defined(BSP_USING_SPI2) && defined(BSP_SPI2_TX_USING_DMA)
|
|
|
|
SPI2_DMA_TX_IRQHandler();
|
|
|
|
#endif
|
2021-03-08 22:40:39 +08:00
|
|
|
|
2019-07-19 14:59:21 +08:00
|
|
|
#if defined(BSP_USING_SPI2) && defined(BSP_SPI2_RX_USING_DMA)
|
2019-07-27 18:11:46 +08:00
|
|
|
SPI2_DMA_RX_IRQHandler();
|
2019-07-19 14:59:21 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif /* SOC_SERIES_STM32F0 */
|
|
|
|
|
2018-11-29 17:00:22 +08:00
|
|
|
int rt_hw_spi_init(void)
|
|
|
|
{
|
2019-01-08 11:58:57 +08:00
|
|
|
stm32_get_dma_info();
|
2018-11-29 17:00:22 +08:00
|
|
|
return rt_hw_spi_bus_init();
|
|
|
|
}
|
|
|
|
INIT_BOARD_EXPORT(rt_hw_spi_init);
|
|
|
|
|
2018-12-26 10:43:16 +08:00
|
|
|
#endif /* BSP_USING_SPI1 || BSP_USING_SPI2 || BSP_USING_SPI3 || BSP_USING_SPI4 || BSP_USING_SPI5 */
|
2022-10-24 11:41:37 +08:00
|
|
|
#endif /* BSP_USING_SPI */
|