2013-01-08 22:40:58 +08:00
|
|
|
/*
|
2018-10-16 13:00:37 +08:00
|
|
|
* Copyright (c) 2006-2018, RT-Thread Development Team
|
2013-01-08 22:40:58 +08:00
|
|
|
*
|
2018-10-16 13:00:37 +08:00
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
2013-01-08 22:40:58 +08:00
|
|
|
*
|
|
|
|
* Change Logs:
|
|
|
|
* Date Author Notes
|
|
|
|
* 2009-01-05 Bernard the first version
|
|
|
|
* 2010-03-29 Bernard remove interrupt Tx and DMA Rx mode
|
2013-07-12 23:32:48 +08:00
|
|
|
* 2013-05-13 aozima update for kehong-lingtai.
|
2015-01-31 11:18:59 +08:00
|
|
|
* 2015-01-31 armink make sure the serial transmit complete in putc()
|
2016-05-14 13:43:14 +08:00
|
|
|
* 2016-05-13 armink add DMA Rx mode
|
2017-01-19 09:56:36 +08:00
|
|
|
* 2017-01-19 aubr.cool add interrupt Tx mode
|
2017-04-13 12:47:49 +08:00
|
|
|
* 2017-04-13 aubr.cool correct Rx parity err
|
2013-01-08 22:40:58 +08:00
|
|
|
*/
|
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
#include "stm32f10x.h"
|
2013-01-08 22:40:58 +08:00
|
|
|
#include "usart.h"
|
2013-07-12 23:32:48 +08:00
|
|
|
#include "board.h"
|
|
|
|
#include <rtdevice.h>
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
/* USART1 */
|
2015-01-31 11:14:10 +08:00
|
|
|
#define UART1_GPIO_TX GPIO_Pin_9
|
|
|
|
#define UART1_GPIO_RX GPIO_Pin_10
|
|
|
|
#define UART1_GPIO GPIOA
|
2013-07-12 23:32:48 +08:00
|
|
|
|
|
|
|
/* USART2 */
|
2015-01-31 11:14:10 +08:00
|
|
|
#define UART2_GPIO_TX GPIO_Pin_2
|
|
|
|
#define UART2_GPIO_RX GPIO_Pin_3
|
|
|
|
#define UART2_GPIO GPIOA
|
2013-07-12 23:32:48 +08:00
|
|
|
|
|
|
|
/* USART3_REMAP[1:0] = 00 */
|
2015-01-31 11:14:10 +08:00
|
|
|
#define UART3_GPIO_TX GPIO_Pin_10
|
|
|
|
#define UART3_GPIO_RX GPIO_Pin_11
|
|
|
|
#define UART3_GPIO GPIOB
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2015-03-11 15:24:09 +08:00
|
|
|
/* USART4 */
|
|
|
|
#define UART4_GPIO_TX GPIO_Pin_10
|
|
|
|
#define UART4_GPIO_RX GPIO_Pin_11
|
|
|
|
#define UART4_GPIO GPIOC
|
|
|
|
|
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
/* STM32 uart driver */
|
|
|
|
struct stm32_uart
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2016-05-14 13:43:14 +08:00
|
|
|
USART_TypeDef *uart_device;
|
2013-07-12 23:32:48 +08:00
|
|
|
IRQn_Type irq;
|
2017-03-17 16:45:23 +08:00
|
|
|
struct stm32_uart_dma
|
|
|
|
{
|
2016-05-14 13:43:14 +08:00
|
|
|
/* dma channel */
|
|
|
|
DMA_Channel_TypeDef *rx_ch;
|
|
|
|
/* dma global flag */
|
|
|
|
uint32_t rx_gl_flag;
|
|
|
|
/* dma irq channel */
|
|
|
|
uint8_t rx_irq_ch;
|
2017-03-17 16:45:23 +08:00
|
|
|
/* setting receive len */
|
|
|
|
rt_size_t setting_recv_len;
|
2016-05-14 13:43:14 +08:00
|
|
|
/* last receive index */
|
2017-03-17 16:45:23 +08:00
|
|
|
rt_size_t last_recv_index;
|
2016-05-14 13:43:14 +08:00
|
|
|
} dma;
|
2013-01-08 22:40:58 +08:00
|
|
|
};
|
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
static void DMA_Configuration(struct rt_serial_device *serial);
|
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2013-07-12 23:32:48 +08:00
|
|
|
struct stm32_uart* uart;
|
|
|
|
USART_InitTypeDef USART_InitStructure;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
RT_ASSERT(serial != RT_NULL);
|
|
|
|
RT_ASSERT(cfg != RT_NULL);
|
|
|
|
|
|
|
|
uart = (struct stm32_uart *)serial->parent.user_data;
|
|
|
|
|
|
|
|
USART_InitStructure.USART_BaudRate = cfg->baud_rate;
|
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
if (cfg->data_bits == DATA_BITS_8){
|
2013-07-12 23:32:48 +08:00
|
|
|
USART_InitStructure.USART_WordLength = USART_WordLength_8b;
|
2015-01-31 11:14:10 +08:00
|
|
|
} else if (cfg->data_bits == DATA_BITS_9) {
|
|
|
|
USART_InitStructure.USART_WordLength = USART_WordLength_9b;
|
|
|
|
}
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
if (cfg->stop_bits == STOP_BITS_1){
|
2013-07-12 23:32:48 +08:00
|
|
|
USART_InitStructure.USART_StopBits = USART_StopBits_1;
|
2015-01-31 11:14:10 +08:00
|
|
|
} else if (cfg->stop_bits == STOP_BITS_2){
|
2013-07-12 23:32:48 +08:00
|
|
|
USART_InitStructure.USART_StopBits = USART_StopBits_2;
|
2015-01-31 11:14:10 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (cfg->parity == PARITY_NONE){
|
|
|
|
USART_InitStructure.USART_Parity = USART_Parity_No;
|
|
|
|
} else if (cfg->parity == PARITY_ODD) {
|
|
|
|
USART_InitStructure.USART_Parity = USART_Parity_Odd;
|
|
|
|
} else if (cfg->parity == PARITY_EVEN) {
|
|
|
|
USART_InitStructure.USART_Parity = USART_Parity_Even;
|
|
|
|
}
|
2013-07-12 23:32:48 +08:00
|
|
|
|
|
|
|
USART_InitStructure.USART_HardwareFlowControl = USART_HardwareFlowControl_None;
|
|
|
|
USART_InitStructure.USART_Mode = USART_Mode_Rx | USART_Mode_Tx;
|
|
|
|
USART_Init(uart->uart_device, &USART_InitStructure);
|
|
|
|
|
|
|
|
/* Enable USART */
|
|
|
|
USART_Cmd(uart->uart_device, ENABLE);
|
2018-12-06 09:07:55 +08:00
|
|
|
|
|
|
|
USART_ClearFlag(uart->uart_device,USART_FLAG_TC);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
|
|
|
return RT_EOK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2013-07-12 23:32:48 +08:00
|
|
|
struct stm32_uart* uart;
|
2016-05-14 13:43:14 +08:00
|
|
|
rt_uint32_t ctrl_arg = (rt_uint32_t)(arg);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
|
|
|
RT_ASSERT(serial != RT_NULL);
|
|
|
|
uart = (struct stm32_uart *)serial->parent.user_data;
|
|
|
|
|
|
|
|
switch (cmd)
|
|
|
|
{
|
2015-01-31 11:05:00 +08:00
|
|
|
/* disable interrupt */
|
2013-07-12 23:32:48 +08:00
|
|
|
case RT_DEVICE_CTRL_CLR_INT:
|
|
|
|
/* disable rx irq */
|
|
|
|
UART_DISABLE_IRQ(uart->irq);
|
2015-01-31 11:05:00 +08:00
|
|
|
/* disable interrupt */
|
|
|
|
USART_ITConfig(uart->uart_device, USART_IT_RXNE, DISABLE);
|
2013-07-12 23:32:48 +08:00
|
|
|
break;
|
2015-01-31 11:05:00 +08:00
|
|
|
/* enable interrupt */
|
2013-07-12 23:32:48 +08:00
|
|
|
case RT_DEVICE_CTRL_SET_INT:
|
|
|
|
/* enable rx irq */
|
|
|
|
UART_ENABLE_IRQ(uart->irq);
|
2015-01-31 11:05:00 +08:00
|
|
|
/* enable interrupt */
|
|
|
|
USART_ITConfig(uart->uart_device, USART_IT_RXNE, ENABLE);
|
2013-07-12 23:32:48 +08:00
|
|
|
break;
|
2016-05-14 13:43:14 +08:00
|
|
|
/* USART config */
|
|
|
|
case RT_DEVICE_CTRL_CONFIG :
|
|
|
|
if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX) {
|
|
|
|
DMA_Configuration(serial);
|
|
|
|
}
|
|
|
|
break;
|
2013-07-12 23:32:48 +08:00
|
|
|
}
|
|
|
|
return RT_EOK;
|
|
|
|
}
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
static int stm32_putc(struct rt_serial_device *serial, char c)
|
|
|
|
{
|
|
|
|
struct stm32_uart* uart;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
RT_ASSERT(serial != RT_NULL);
|
|
|
|
uart = (struct stm32_uart *)serial->parent.user_data;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2017-03-17 16:45:23 +08:00
|
|
|
if (serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
|
2017-01-19 09:56:36 +08:00
|
|
|
{
|
2017-03-17 16:45:23 +08:00
|
|
|
if (!(uart->uart_device->SR & USART_FLAG_TXE))
|
|
|
|
{
|
|
|
|
USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
uart->uart_device->DR = c;
|
|
|
|
USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
|
2017-01-19 09:56:36 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
uart->uart_device->DR = c;
|
|
|
|
while (!(uart->uart_device->SR & USART_FLAG_TC));
|
|
|
|
}
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int stm32_getc(struct rt_serial_device *serial)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2013-07-12 23:32:48 +08:00
|
|
|
int ch;
|
|
|
|
struct stm32_uart* uart;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
RT_ASSERT(serial != RT_NULL);
|
|
|
|
uart = (struct stm32_uart *)serial->parent.user_data;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
ch = -1;
|
|
|
|
if (uart->uart_device->SR & USART_FLAG_RXNE)
|
|
|
|
{
|
|
|
|
ch = uart->uart_device->DR & 0xff;
|
|
|
|
}
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
return ch;
|
|
|
|
}
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
/**
|
|
|
|
* Serial port receive idle process. This need add to uart idle ISR.
|
|
|
|
*
|
|
|
|
* @param serial serial device
|
|
|
|
*/
|
|
|
|
static void dma_uart_rx_idle_isr(struct rt_serial_device *serial) {
|
|
|
|
struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
|
2017-03-17 16:45:23 +08:00
|
|
|
rt_size_t recv_total_index, recv_len;
|
|
|
|
rt_base_t level;
|
|
|
|
|
|
|
|
/* disable interrupt */
|
|
|
|
level = rt_hw_interrupt_disable();
|
|
|
|
|
|
|
|
recv_total_index = uart->dma.setting_recv_len - DMA_GetCurrDataCounter(uart->dma.rx_ch);
|
2017-05-24 09:06:23 +08:00
|
|
|
recv_len = recv_total_index - uart->dma.last_recv_index;
|
2017-03-17 16:45:23 +08:00
|
|
|
uart->dma.last_recv_index = recv_total_index;
|
|
|
|
/* enable interrupt */
|
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
|
|
|
|
if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
|
2016-05-14 13:43:14 +08:00
|
|
|
|
|
|
|
/* read a data for clear receive idle interrupt flag */
|
|
|
|
USART_ReceiveData(uart->uart_device);
|
|
|
|
DMA_ClearFlag(uart->dma.rx_gl_flag);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* DMA receive done process. This need add to DMA receive done ISR.
|
|
|
|
*
|
|
|
|
* @param serial serial device
|
|
|
|
*/
|
|
|
|
static void dma_rx_done_isr(struct rt_serial_device *serial) {
|
|
|
|
struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
|
2017-05-24 09:06:23 +08:00
|
|
|
rt_size_t recv_len;
|
2017-03-17 16:45:23 +08:00
|
|
|
rt_base_t level;
|
|
|
|
|
|
|
|
/* disable interrupt */
|
|
|
|
level = rt_hw_interrupt_disable();
|
|
|
|
|
2017-05-24 09:06:23 +08:00
|
|
|
recv_len = uart->dma.setting_recv_len - uart->dma.last_recv_index;
|
|
|
|
/* reset last recv index */
|
|
|
|
uart->dma.last_recv_index = 0;
|
2017-03-17 16:45:23 +08:00
|
|
|
/* enable interrupt */
|
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
|
|
|
|
if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
|
2016-05-14 13:43:14 +08:00
|
|
|
|
|
|
|
DMA_ClearFlag(uart->dma.rx_gl_flag);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Uart common interrupt process. This need add to uart ISR.
|
|
|
|
*
|
|
|
|
* @param serial serial device
|
|
|
|
*/
|
|
|
|
static void uart_isr(struct rt_serial_device *serial) {
|
|
|
|
struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
|
|
|
|
|
|
|
|
RT_ASSERT(uart != RT_NULL);
|
|
|
|
|
|
|
|
if(USART_GetITStatus(uart->uart_device, USART_IT_RXNE) != RESET)
|
|
|
|
{
|
2017-04-13 12:47:49 +08:00
|
|
|
if(USART_GetFlagStatus(uart->uart_device, USART_FLAG_PE) == RESET)
|
|
|
|
{
|
|
|
|
rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
|
|
|
|
}
|
2016-05-14 13:43:14 +08:00
|
|
|
/* clear interrupt */
|
|
|
|
USART_ClearITPendingBit(uart->uart_device, USART_IT_RXNE);
|
|
|
|
}
|
|
|
|
if(USART_GetITStatus(uart->uart_device, USART_IT_IDLE) != RESET)
|
|
|
|
{
|
|
|
|
dma_uart_rx_idle_isr(serial);
|
|
|
|
}
|
|
|
|
if (USART_GetITStatus(uart->uart_device, USART_IT_TC) != RESET)
|
|
|
|
{
|
|
|
|
/* clear interrupt */
|
2017-01-19 09:56:36 +08:00
|
|
|
if(serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
|
|
|
|
{
|
|
|
|
rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
|
|
|
|
}
|
2017-02-27 09:20:07 +08:00
|
|
|
USART_ITConfig(uart->uart_device, USART_IT_TC, DISABLE);
|
2016-05-14 13:43:14 +08:00
|
|
|
USART_ClearITPendingBit(uart->uart_device, USART_IT_TC);
|
|
|
|
}
|
|
|
|
if (USART_GetFlagStatus(uart->uart_device, USART_FLAG_ORE) == SET)
|
|
|
|
{
|
2018-08-01 00:35:42 +08:00
|
|
|
USART_ReceiveData(uart->uart_device);
|
2016-05-14 13:43:14 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
static const struct rt_uart_ops stm32_uart_ops =
|
|
|
|
{
|
|
|
|
stm32_configure,
|
|
|
|
stm32_control,
|
|
|
|
stm32_putc,
|
|
|
|
stm32_getc,
|
|
|
|
};
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
#if defined(RT_USING_UART1)
|
|
|
|
/* UART1 device driver structure */
|
|
|
|
struct stm32_uart uart1 =
|
|
|
|
{
|
|
|
|
USART1,
|
|
|
|
USART1_IRQn,
|
2016-05-14 13:43:14 +08:00
|
|
|
{
|
|
|
|
DMA1_Channel5,
|
|
|
|
DMA1_FLAG_GL5,
|
|
|
|
DMA1_Channel5_IRQn,
|
|
|
|
0,
|
|
|
|
},
|
2013-07-12 23:32:48 +08:00
|
|
|
};
|
|
|
|
struct rt_serial_device serial1;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
void USART1_IRQHandler(void)
|
|
|
|
{
|
2016-05-14 13:43:14 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
uart_isr(&serial1);
|
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
void DMA1_Channel5_IRQHandler(void) {
|
2013-07-12 23:32:48 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2015-01-31 11:14:10 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
dma_rx_done_isr(&serial1);
|
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif /* RT_USING_UART1 */
|
|
|
|
|
|
|
|
#if defined(RT_USING_UART2)
|
2016-05-14 13:43:14 +08:00
|
|
|
/* UART2 device driver structure */
|
2013-07-12 23:32:48 +08:00
|
|
|
struct stm32_uart uart2 =
|
|
|
|
{
|
|
|
|
USART2,
|
|
|
|
USART2_IRQn,
|
2016-05-14 13:43:14 +08:00
|
|
|
{
|
|
|
|
DMA1_Channel6,
|
|
|
|
DMA1_FLAG_GL6,
|
|
|
|
DMA1_Channel6_IRQn,
|
|
|
|
0,
|
|
|
|
},
|
2013-07-12 23:32:48 +08:00
|
|
|
};
|
|
|
|
struct rt_serial_device serial2;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
void USART2_IRQHandler(void)
|
|
|
|
{
|
2016-05-14 13:43:14 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
uart_isr(&serial2);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
|
|
|
|
void DMA1_Channel6_IRQHandler(void) {
|
2013-07-12 23:32:48 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2016-05-14 13:43:14 +08:00
|
|
|
|
|
|
|
dma_rx_done_isr(&serial2);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
2013-07-12 23:32:48 +08:00
|
|
|
#endif /* RT_USING_UART2 */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
#if defined(RT_USING_UART3)
|
2014-09-13 11:50:54 +08:00
|
|
|
/* UART3 device driver structure */
|
2013-07-12 23:32:48 +08:00
|
|
|
struct stm32_uart uart3 =
|
|
|
|
{
|
|
|
|
USART3,
|
|
|
|
USART3_IRQn,
|
2016-05-14 13:43:14 +08:00
|
|
|
{
|
|
|
|
DMA1_Channel3,
|
|
|
|
DMA1_FLAG_GL3,
|
|
|
|
DMA1_Channel3_IRQn,
|
|
|
|
0,
|
|
|
|
},
|
2013-07-12 23:32:48 +08:00
|
|
|
};
|
|
|
|
struct rt_serial_device serial3;
|
|
|
|
|
|
|
|
void USART3_IRQHandler(void)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2016-05-14 13:43:14 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
uart_isr(&serial3);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
|
|
|
|
void DMA1_Channel3_IRQHandler(void) {
|
2013-07-12 23:32:48 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2016-05-14 13:43:14 +08:00
|
|
|
|
|
|
|
dma_rx_done_isr(&serial3);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
#endif /* RT_USING_UART3 */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-03-11 15:24:09 +08:00
|
|
|
#if defined(RT_USING_UART4)
|
|
|
|
/* UART4 device driver structure */
|
|
|
|
struct stm32_uart uart4 =
|
|
|
|
{
|
|
|
|
UART4,
|
|
|
|
UART4_IRQn,
|
2016-05-14 13:43:14 +08:00
|
|
|
{
|
|
|
|
DMA2_Channel3,
|
|
|
|
DMA2_FLAG_GL3,
|
|
|
|
DMA2_Channel3_IRQn,
|
|
|
|
0,
|
|
|
|
},
|
2015-03-11 15:24:09 +08:00
|
|
|
};
|
|
|
|
struct rt_serial_device serial4;
|
|
|
|
|
|
|
|
void UART4_IRQHandler(void)
|
|
|
|
{
|
2016-05-14 13:43:14 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2015-03-11 15:24:09 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
uart_isr(&serial4);
|
2015-03-11 15:24:09 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
|
|
|
|
|
|
|
void DMA2_Channel3_IRQHandler(void) {
|
2015-03-11 15:24:09 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2016-05-14 13:43:14 +08:00
|
|
|
|
|
|
|
dma_rx_done_isr(&serial4);
|
2015-03-11 15:24:09 +08:00
|
|
|
|
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
|
|
|
}
|
2016-05-14 13:43:14 +08:00
|
|
|
#endif /* RT_USING_UART4 */
|
2015-03-11 15:24:09 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
static void RCC_Configuration(void)
|
|
|
|
{
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART1)
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Enable UART GPIO clocks */
|
2016-05-14 13:43:14 +08:00
|
|
|
RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Enable UART clock */
|
|
|
|
RCC_APB2PeriphClockCmd(RCC_APB2Periph_USART1, ENABLE);
|
|
|
|
#endif /* RT_USING_UART1 */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART2)
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Enable UART GPIO clocks */
|
2016-05-14 13:43:14 +08:00
|
|
|
RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Enable UART clock */
|
|
|
|
RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART2, ENABLE);
|
|
|
|
#endif /* RT_USING_UART2 */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART3)
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Enable UART GPIO clocks */
|
2016-05-14 13:43:14 +08:00
|
|
|
RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOB | RCC_APB2Periph_AFIO, ENABLE);
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Enable UART clock */
|
|
|
|
RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART3, ENABLE);
|
|
|
|
#endif /* RT_USING_UART3 */
|
2015-03-11 15:24:09 +08:00
|
|
|
|
|
|
|
#if defined(RT_USING_UART4)
|
|
|
|
/* Enable UART GPIO clocks */
|
2016-05-14 13:43:14 +08:00
|
|
|
RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOC | RCC_APB2Periph_AFIO, ENABLE);
|
2015-03-11 15:24:09 +08:00
|
|
|
/* Enable UART clock */
|
|
|
|
RCC_APB1PeriphClockCmd(RCC_APB1Periph_UART4, ENABLE);
|
|
|
|
#endif /* RT_USING_UART4 */
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
static void GPIO_Configuration(void)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2013-07-12 23:32:48 +08:00
|
|
|
GPIO_InitTypeDef GPIO_InitStructure;
|
|
|
|
|
|
|
|
GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART1)
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Configure USART Rx/tx PIN */
|
|
|
|
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
|
|
|
|
GPIO_InitStructure.GPIO_Pin = UART1_GPIO_RX;
|
|
|
|
GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
|
|
|
|
|
|
|
|
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
|
|
|
|
GPIO_InitStructure.GPIO_Pin = UART1_GPIO_TX;
|
|
|
|
GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
|
|
|
|
#endif /* RT_USING_UART1 */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART2)
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Configure USART Rx/tx PIN */
|
|
|
|
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
|
|
|
|
GPIO_InitStructure.GPIO_Pin = UART2_GPIO_RX;
|
2014-09-13 11:50:54 +08:00
|
|
|
GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
|
|
|
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
|
|
|
|
GPIO_InitStructure.GPIO_Pin = UART2_GPIO_TX;
|
|
|
|
GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
|
|
|
|
#endif /* RT_USING_UART2 */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART3)
|
2013-07-12 23:32:48 +08:00
|
|
|
/* Configure USART Rx/tx PIN */
|
|
|
|
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
|
|
|
|
GPIO_InitStructure.GPIO_Pin = UART3_GPIO_RX;
|
|
|
|
GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
|
|
|
|
|
|
|
|
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
|
|
|
|
GPIO_InitStructure.GPIO_Pin = UART3_GPIO_TX;
|
|
|
|
GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
|
|
|
|
#endif /* RT_USING_UART3 */
|
2015-03-11 15:24:09 +08:00
|
|
|
|
|
|
|
#if defined(RT_USING_UART4)
|
|
|
|
/* Configure USART Rx/tx PIN */
|
|
|
|
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
|
|
|
|
GPIO_InitStructure.GPIO_Pin = UART4_GPIO_RX;
|
|
|
|
GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
|
|
|
|
|
|
|
|
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
|
|
|
|
GPIO_InitStructure.GPIO_Pin = UART4_GPIO_TX;
|
|
|
|
GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
|
|
|
|
#endif /* RT_USING_UART4 */
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
static void NVIC_Configuration(struct stm32_uart* uart)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2013-07-12 23:32:48 +08:00
|
|
|
NVIC_InitTypeDef NVIC_InitStructure;
|
|
|
|
|
|
|
|
/* Enable the USART1 Interrupt */
|
|
|
|
NVIC_InitStructure.NVIC_IRQChannel = uart->irq;
|
|
|
|
NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
|
2017-05-24 09:06:23 +08:00
|
|
|
NVIC_InitStructure.NVIC_IRQChannelSubPriority = 1;
|
2013-07-12 23:32:48 +08:00
|
|
|
NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
|
|
|
|
NVIC_Init(&NVIC_InitStructure);
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
static void DMA_Configuration(struct rt_serial_device *serial) {
|
|
|
|
struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
|
|
|
|
struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
|
|
|
|
DMA_InitTypeDef DMA_InitStructure;
|
|
|
|
NVIC_InitTypeDef NVIC_InitStructure;
|
|
|
|
|
2017-03-17 16:45:23 +08:00
|
|
|
uart->dma.setting_recv_len = serial->config.bufsz;
|
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
/* enable transmit idle interrupt */
|
|
|
|
USART_ITConfig(uart->uart_device, USART_IT_IDLE , ENABLE);
|
|
|
|
|
|
|
|
/* DMA clock enable */
|
|
|
|
RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
|
|
|
|
RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA2, ENABLE);
|
|
|
|
|
|
|
|
/* rx dma config */
|
|
|
|
DMA_DeInit(uart->dma.rx_ch);
|
|
|
|
DMA_InitStructure.DMA_PeripheralBaseAddr = (uint32_t)&(uart->uart_device->DR);
|
|
|
|
DMA_InitStructure.DMA_MemoryBaseAddr = (uint32_t) rx_fifo->buffer;
|
|
|
|
DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralSRC;
|
|
|
|
DMA_InitStructure.DMA_BufferSize = serial->config.bufsz;
|
|
|
|
DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
|
|
|
|
DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
|
|
|
|
DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
|
|
|
|
DMA_InitStructure.DMA_MemoryDataSize = DMA_MemoryDataSize_Byte;
|
2017-03-17 16:45:23 +08:00
|
|
|
DMA_InitStructure.DMA_Mode = DMA_Mode_Circular;
|
2016-05-14 13:43:14 +08:00
|
|
|
DMA_InitStructure.DMA_Priority = DMA_Priority_High;
|
|
|
|
DMA_InitStructure.DMA_M2M = DMA_M2M_Disable;
|
|
|
|
DMA_Init(uart->dma.rx_ch, &DMA_InitStructure);
|
|
|
|
DMA_ClearFlag(uart->dma.rx_gl_flag);
|
|
|
|
DMA_ITConfig(uart->dma.rx_ch, DMA_IT_TC, ENABLE);
|
|
|
|
USART_DMACmd(uart->uart_device, USART_DMAReq_Rx, ENABLE);
|
|
|
|
DMA_Cmd(uart->dma.rx_ch, ENABLE);
|
|
|
|
|
|
|
|
/* rx dma interrupt config */
|
|
|
|
NVIC_InitStructure.NVIC_IRQChannel = uart->dma.rx_irq_ch;
|
|
|
|
NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
|
2017-05-24 09:06:23 +08:00
|
|
|
NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
|
2016-05-14 13:43:14 +08:00
|
|
|
NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
|
|
|
|
NVIC_Init(&NVIC_InitStructure);
|
|
|
|
}
|
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
void rt_hw_usart_init(void)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2013-07-12 23:32:48 +08:00
|
|
|
struct stm32_uart* uart;
|
|
|
|
struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
RCC_Configuration();
|
|
|
|
GPIO_Configuration();
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART1)
|
2013-07-12 23:32:48 +08:00
|
|
|
uart = &uart1;
|
|
|
|
config.baud_rate = BAUD_RATE_115200;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
serial1.ops = &stm32_uart_ops;
|
|
|
|
serial1.config = config;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
NVIC_Configuration(uart);
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2013-07-12 23:32:48 +08:00
|
|
|
/* register UART1 device */
|
|
|
|
rt_hw_serial_register(&serial1, "uart1",
|
2017-01-19 09:56:36 +08:00
|
|
|
RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
|
|
|
|
RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
|
2013-07-12 23:32:48 +08:00
|
|
|
uart);
|
|
|
|
#endif /* RT_USING_UART1 */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART2)
|
2013-07-12 23:32:48 +08:00
|
|
|
uart = &uart2;
|
|
|
|
|
|
|
|
config.baud_rate = BAUD_RATE_115200;
|
|
|
|
serial2.ops = &stm32_uart_ops;
|
|
|
|
serial2.config = config;
|
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
NVIC_Configuration(uart);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
/* register UART2 device */
|
2013-07-12 23:32:48 +08:00
|
|
|
rt_hw_serial_register(&serial2, "uart2",
|
2017-01-19 09:56:36 +08:00
|
|
|
RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
|
|
|
|
RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
|
2013-07-12 23:32:48 +08:00
|
|
|
uart);
|
|
|
|
#endif /* RT_USING_UART2 */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-01-31 11:14:10 +08:00
|
|
|
#if defined(RT_USING_UART3)
|
2013-07-12 23:32:48 +08:00
|
|
|
uart = &uart3;
|
|
|
|
|
|
|
|
config.baud_rate = BAUD_RATE_115200;
|
|
|
|
|
|
|
|
serial3.ops = &stm32_uart_ops;
|
|
|
|
serial3.config = config;
|
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
NVIC_Configuration(uart);
|
2013-07-12 23:32:48 +08:00
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
/* register UART3 device */
|
2013-07-12 23:32:48 +08:00
|
|
|
rt_hw_serial_register(&serial3, "uart3",
|
2017-01-19 09:56:36 +08:00
|
|
|
RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
|
|
|
|
RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
|
2013-07-12 23:32:48 +08:00
|
|
|
uart);
|
|
|
|
#endif /* RT_USING_UART3 */
|
2015-03-11 15:24:09 +08:00
|
|
|
|
|
|
|
#if defined(RT_USING_UART4)
|
|
|
|
uart = &uart4;
|
|
|
|
|
|
|
|
config.baud_rate = BAUD_RATE_115200;
|
|
|
|
|
|
|
|
serial4.ops = &stm32_uart_ops;
|
|
|
|
serial4.config = config;
|
|
|
|
|
2016-05-14 13:43:14 +08:00
|
|
|
NVIC_Configuration(uart);
|
2015-03-11 15:24:09 +08:00
|
|
|
|
|
|
|
/* register UART4 device */
|
|
|
|
rt_hw_serial_register(&serial4, "uart4",
|
2017-01-19 09:56:36 +08:00
|
|
|
RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
|
|
|
|
RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
|
2015-03-11 15:24:09 +08:00
|
|
|
uart);
|
|
|
|
#endif /* RT_USING_UART4 */
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|