2019-10-25 16:19:28 +08:00
|
|
|
/*
|
2021-03-14 15:33:55 +08:00
|
|
|
* Copyright (c) 2006-2021, RT-Thread Development Team
|
2019-10-25 16:19:28 +08:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*
|
|
|
|
* Change Logs:
|
|
|
|
* Date Author Notes
|
2019-10-26 02:42:18 +08:00
|
|
|
* 2019-10-26 zylx first version
|
2019-10-25 16:19:28 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include "board.h"
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief System Clock Configuration
|
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
void SystemClock_Config(void)
|
|
|
|
{
|
|
|
|
RCC_OscInitTypeDef RCC_OscInitStruct = {0};
|
|
|
|
RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
|
|
|
|
RCC_PeriphCLKInitTypeDef PeriphClkInitStruct = {0};
|
|
|
|
|
2021-03-14 15:33:55 +08:00
|
|
|
/** Supply configuration update enable
|
2019-10-25 16:19:28 +08:00
|
|
|
*/
|
|
|
|
HAL_PWREx_ConfigSupply(PWR_LDO_SUPPLY);
|
2021-03-14 15:33:55 +08:00
|
|
|
/** Configure the main internal regulator output voltage
|
2019-10-25 16:19:28 +08:00
|
|
|
*/
|
2019-10-26 18:35:24 +08:00
|
|
|
__HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
|
2019-10-25 16:19:28 +08:00
|
|
|
|
|
|
|
while(!__HAL_PWR_GET_FLAG(PWR_FLAG_VOSRDY)) {}
|
2021-03-14 15:33:55 +08:00
|
|
|
/** Macro to configure the PLL clock source
|
2019-10-25 17:58:27 +08:00
|
|
|
*/
|
|
|
|
__HAL_RCC_PLL_PLLSOURCE_CONFIG(RCC_PLLSOURCE_HSE);
|
2021-03-14 15:33:55 +08:00
|
|
|
/** Initializes the CPU, AHB and APB busses clocks
|
2019-10-25 16:19:28 +08:00
|
|
|
*/
|
2019-10-25 17:58:27 +08:00
|
|
|
RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI48|RCC_OSCILLATORTYPE_HSE;
|
2019-10-25 16:19:28 +08:00
|
|
|
RCC_OscInitStruct.HSEState = RCC_HSE_ON;
|
2019-10-25 17:58:27 +08:00
|
|
|
RCC_OscInitStruct.HSI48State = RCC_HSI48_ON;
|
2019-10-25 16:19:28 +08:00
|
|
|
RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
|
|
|
|
RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
|
|
|
|
RCC_OscInitStruct.PLL.PLLM = 5;
|
2019-10-26 18:35:24 +08:00
|
|
|
RCC_OscInitStruct.PLL.PLLN = 160;
|
2019-10-25 16:19:28 +08:00
|
|
|
RCC_OscInitStruct.PLL.PLLP = 2;
|
|
|
|
RCC_OscInitStruct.PLL.PLLQ = 2;
|
|
|
|
RCC_OscInitStruct.PLL.PLLR = 2;
|
|
|
|
RCC_OscInitStruct.PLL.PLLRGE = RCC_PLL1VCIRANGE_2;
|
|
|
|
RCC_OscInitStruct.PLL.PLLVCOSEL = RCC_PLL1VCOWIDE;
|
|
|
|
RCC_OscInitStruct.PLL.PLLFRACN = 0;
|
|
|
|
if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
|
|
|
|
{
|
|
|
|
Error_Handler();
|
|
|
|
}
|
2021-03-14 15:33:55 +08:00
|
|
|
/** Initializes the CPU, AHB and APB busses clocks
|
2019-10-25 16:19:28 +08:00
|
|
|
*/
|
|
|
|
RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
|
|
|
|
|RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2
|
|
|
|
|RCC_CLOCKTYPE_D3PCLK1|RCC_CLOCKTYPE_D1PCLK1;
|
|
|
|
RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
|
|
|
|
RCC_ClkInitStruct.SYSCLKDivider = RCC_SYSCLK_DIV1;
|
|
|
|
RCC_ClkInitStruct.AHBCLKDivider = RCC_HCLK_DIV2;
|
|
|
|
RCC_ClkInitStruct.APB3CLKDivider = RCC_APB3_DIV2;
|
|
|
|
RCC_ClkInitStruct.APB1CLKDivider = RCC_APB1_DIV2;
|
|
|
|
RCC_ClkInitStruct.APB2CLKDivider = RCC_APB2_DIV2;
|
|
|
|
RCC_ClkInitStruct.APB4CLKDivider = RCC_APB4_DIV2;
|
|
|
|
|
2019-10-26 18:35:24 +08:00
|
|
|
if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
|
2019-10-25 16:19:28 +08:00
|
|
|
{
|
|
|
|
Error_Handler();
|
|
|
|
}
|
2019-10-25 17:58:27 +08:00
|
|
|
PeriphClkInitStruct.PeriphClockSelection = RCC_PERIPHCLK_UART4|RCC_PERIPHCLK_USART1
|
|
|
|
|RCC_PERIPHCLK_RNG|RCC_PERIPHCLK_SDMMC
|
|
|
|
|RCC_PERIPHCLK_ADC|RCC_PERIPHCLK_QSPI;
|
|
|
|
PeriphClkInitStruct.PLL2.PLL2M = 5;
|
|
|
|
PeriphClkInitStruct.PLL2.PLL2N = 192;
|
|
|
|
PeriphClkInitStruct.PLL2.PLL2P = 2;
|
|
|
|
PeriphClkInitStruct.PLL2.PLL2Q = 2;
|
|
|
|
PeriphClkInitStruct.PLL2.PLL2R = 2;
|
|
|
|
PeriphClkInitStruct.PLL2.PLL2RGE = RCC_PLL2VCIRANGE_2;
|
|
|
|
PeriphClkInitStruct.PLL2.PLL2VCOSEL = RCC_PLL2VCOWIDE;
|
|
|
|
PeriphClkInitStruct.PLL2.PLL2FRACN = 0;
|
|
|
|
PeriphClkInitStruct.QspiClockSelection = RCC_QSPICLKSOURCE_D1HCLK;
|
|
|
|
PeriphClkInitStruct.SdmmcClockSelection = RCC_SDMMCCLKSOURCE_PLL;
|
|
|
|
PeriphClkInitStruct.Usart234578ClockSelection = RCC_USART234578CLKSOURCE_D2PCLK1;
|
2019-10-25 16:19:28 +08:00
|
|
|
PeriphClkInitStruct.Usart16ClockSelection = RCC_USART16CLKSOURCE_D2PCLK2;
|
2019-10-25 17:58:27 +08:00
|
|
|
PeriphClkInitStruct.RngClockSelection = RCC_RNGCLKSOURCE_HSI48;
|
|
|
|
PeriphClkInitStruct.AdcClockSelection = RCC_ADCCLKSOURCE_PLL2;
|
2019-10-25 16:19:28 +08:00
|
|
|
if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInitStruct) != HAL_OK)
|
|
|
|
{
|
|
|
|
Error_Handler();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Function ota_app_vtor_reconfig
|
|
|
|
* Description Set Vector Table base location to the start addr of app(RT_APP_PART_ADDR).
|
|
|
|
*/
|
|
|
|
static int ota_app_vtor_reconfig(void)
|
|
|
|
{
|
|
|
|
#define RT_APP_PART_ADDR 0x08020000
|
|
|
|
#define NVIC_VTOR_MASK 0x3FFFFF80
|
|
|
|
/* Set the Vector Table base location by user application firmware definition */
|
|
|
|
SCB->VTOR = RT_APP_PART_ADDR & NVIC_VTOR_MASK;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
INIT_BOARD_EXPORT(ota_app_vtor_reconfig);
|