2021-10-18 14:50:00 +08:00
|
|
|
/*
|
2024-04-11 08:47:53 +08:00
|
|
|
* Copyright (c) 2006-2024, RT-Thread Development Team
|
2021-10-18 14:50:00 +08:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*
|
|
|
|
* Change Logs:
|
2022-03-11 09:17:46 +08:00
|
|
|
* Date Author Notes
|
|
|
|
* 2021-07-29 KyleChan first version
|
|
|
|
* 2022-01-19 Sherman add PIN2IRQX_TABLE
|
2021-10-18 14:50:00 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <drv_gpio.h>
|
|
|
|
|
|
|
|
#ifdef RT_USING_PIN
|
|
|
|
|
|
|
|
#define DBG_TAG "drv.gpio"
|
|
|
|
#ifdef DRV_DEBUG
|
2021-10-22 15:12:56 +08:00
|
|
|
#define DBG_LVL DBG_LOG
|
2021-10-18 14:50:00 +08:00
|
|
|
#else
|
2021-10-22 15:12:56 +08:00
|
|
|
#define DBG_LVL DBG_INFO
|
2021-10-18 14:50:00 +08:00
|
|
|
#endif /* DRV_DEBUG */
|
|
|
|
|
|
|
|
#ifdef R_ICU_H
|
2022-03-11 09:17:46 +08:00
|
|
|
#include "gpio_cfg.h"
|
|
|
|
|
2021-10-18 14:50:00 +08:00
|
|
|
static rt_base_t ra_pin_get_irqx(rt_uint32_t pin)
|
|
|
|
{
|
2022-03-11 09:17:46 +08:00
|
|
|
PIN2IRQX_TABLE(pin)
|
|
|
|
}
|
2021-10-22 15:12:56 +08:00
|
|
|
|
2022-03-11 09:17:46 +08:00
|
|
|
static struct rt_pin_irq_hdr pin_irq_hdr_tab[RA_IRQ_MAX] = {0};
|
|
|
|
struct ra_pin_irq_map pin_irq_map[RA_IRQ_MAX] = {0};
|
2021-10-22 15:12:56 +08:00
|
|
|
|
2022-03-11 09:17:46 +08:00
|
|
|
static void ra_irq_tab_init(void)
|
|
|
|
{
|
|
|
|
for (int i = 0; i < RA_IRQ_MAX; ++i)
|
|
|
|
{
|
|
|
|
pin_irq_hdr_tab[i].pin = -1;
|
|
|
|
pin_irq_hdr_tab[i].mode = 0;
|
|
|
|
pin_irq_hdr_tab[i].args = RT_NULL;
|
|
|
|
pin_irq_hdr_tab[i].hdr = RT_NULL;
|
2021-10-18 14:50:00 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ra_pin_map_init(void)
|
|
|
|
{
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ0
|
|
|
|
pin_irq_map[0].irq_ctrl = &g_external_irq0_ctrl;
|
|
|
|
pin_irq_map[0].irq_cfg = &g_external_irq0_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ1
|
|
|
|
pin_irq_map[1].irq_ctrl = &g_external_irq1_ctrl;
|
|
|
|
pin_irq_map[1].irq_cfg = &g_external_irq1_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ2
|
|
|
|
pin_irq_map[2].irq_ctrl = &g_external_irq2_ctrl;
|
|
|
|
pin_irq_map[2].irq_cfg = &g_external_irq2_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ3
|
|
|
|
pin_irq_map[3].irq_ctrl = &g_external_irq3_ctrl;
|
|
|
|
pin_irq_map[3].irq_cfg = &g_external_irq3_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ4
|
|
|
|
pin_irq_map[4].irq_ctrl = &g_external_irq4_ctrl;
|
|
|
|
pin_irq_map[4].irq_cfg = &g_external_irq4_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ5
|
|
|
|
pin_irq_map[5].irq_ctrl = &g_external_irq5_ctrl;
|
|
|
|
pin_irq_map[5].irq_cfg = &g_external_irq5_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ6
|
|
|
|
pin_irq_map[6].irq_ctrl = &g_external_irq6_ctrl;
|
|
|
|
pin_irq_map[6].irq_cfg = &g_external_irq6_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ7
|
|
|
|
pin_irq_map[7].irq_ctrl = &g_external_irq7_ctrl;
|
|
|
|
pin_irq_map[7].irq_cfg = &g_external_irq7_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ8
|
|
|
|
pin_irq_map[8].irq_ctrl = &g_external_irq8_ctrl;
|
|
|
|
pin_irq_map[8].irq_cfg = &g_external_irq8_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ9
|
|
|
|
pin_irq_map[9].irq_ctrl = &g_external_irq9_ctrl;
|
|
|
|
pin_irq_map[9].irq_cfg = &g_external_irq9_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ10
|
|
|
|
pin_irq_map[10].irq_ctrl = &g_external_irq10_ctrl;
|
|
|
|
pin_irq_map[10].irq_cfg = &g_external_irq10_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ11
|
|
|
|
pin_irq_map[11].irq_ctrl = &g_external_irq11_ctrl;
|
|
|
|
pin_irq_map[11].irq_cfg = &g_external_irq11_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ12
|
|
|
|
pin_irq_map[12].irq_ctrl = &g_external_irq12_ctrl;
|
|
|
|
pin_irq_map[12].irq_cfg = &g_external_irq12_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ13
|
|
|
|
pin_irq_map[13].irq_ctrl = &g_external_irq13_ctrl;
|
|
|
|
pin_irq_map[13].irq_cfg = &g_external_irq13_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ14
|
|
|
|
pin_irq_map[14].irq_ctrl = &g_external_irq14_ctrl;
|
|
|
|
pin_irq_map[14].irq_cfg = &g_external_irq14_cfg;
|
|
|
|
#endif
|
|
|
|
#ifdef VECTOR_NUMBER_ICU_IRQ15
|
|
|
|
pin_irq_map[15].irq_ctrl = &g_external_irq15_ctrl;
|
|
|
|
pin_irq_map[15].irq_cfg = &g_external_irq15_cfg;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif /* R_ICU_H */
|
|
|
|
|
2023-04-19 00:32:42 +08:00
|
|
|
static void ra_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
fsp_err_t err;
|
|
|
|
|
2021-10-22 15:12:56 +08:00
|
|
|
switch (mode)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
2021-10-22 15:12:56 +08:00
|
|
|
case PIN_MODE_OUTPUT:
|
2024-04-11 08:47:53 +08:00
|
|
|
err = R_IOPORT_PinCfg(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, BSP_IO_DIRECTION_OUTPUT);
|
2021-10-22 15:12:56 +08:00
|
|
|
if (err != FSP_SUCCESS)
|
|
|
|
{
|
|
|
|
LOG_E("PIN_MODE_OUTPUT configuration failed");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
break;
|
2021-10-18 14:50:00 +08:00
|
|
|
|
2021-10-22 15:12:56 +08:00
|
|
|
case PIN_MODE_INPUT:
|
2024-04-11 08:47:53 +08:00
|
|
|
err = R_IOPORT_PinCfg(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, BSP_IO_DIRECTION_INPUT);
|
2021-10-22 15:12:56 +08:00
|
|
|
if (err != FSP_SUCCESS)
|
|
|
|
{
|
|
|
|
LOG_E("PIN_MODE_INPUT configuration failed");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
break;
|
2021-10-18 14:50:00 +08:00
|
|
|
|
2021-10-22 15:12:56 +08:00
|
|
|
case PIN_MODE_OUTPUT_OD:
|
2024-04-11 08:47:53 +08:00
|
|
|
err = R_IOPORT_PinCfg(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, IOPORT_CFG_NMOS_ENABLE);
|
2021-10-22 15:12:56 +08:00
|
|
|
if (err != FSP_SUCCESS)
|
|
|
|
{
|
|
|
|
LOG_E("PIN_MODE_OUTPUT_OD configuration failed");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
break;
|
2021-10-18 14:50:00 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-04-19 00:32:42 +08:00
|
|
|
static void ra_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
bsp_io_level_t level = BSP_IO_LEVEL_HIGH;
|
|
|
|
|
|
|
|
if (value != level)
|
|
|
|
{
|
|
|
|
level = BSP_IO_LEVEL_LOW;
|
|
|
|
}
|
|
|
|
|
|
|
|
R_BSP_PinAccessEnable();
|
2024-04-11 08:47:53 +08:00
|
|
|
#ifdef SOC_SERIES_R9A07G0
|
|
|
|
R_IOPORT_PinWrite(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, (bsp_io_level_t)level);
|
|
|
|
#else
|
2021-10-18 14:50:00 +08:00
|
|
|
R_BSP_PinWrite(pin, level);
|
2024-04-11 08:47:53 +08:00
|
|
|
#endif
|
2021-10-18 14:50:00 +08:00
|
|
|
R_BSP_PinAccessDisable();
|
|
|
|
}
|
|
|
|
|
2024-03-24 02:50:31 +08:00
|
|
|
static rt_ssize_t ra_pin_read(rt_device_t dev, rt_base_t pin)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
if ((pin > RA_MAX_PIN_VALUE) || (pin < RA_MIN_PIN_VALUE))
|
|
|
|
{
|
2024-03-24 09:04:19 +08:00
|
|
|
return -RT_EINVAL;
|
2021-10-18 14:50:00 +08:00
|
|
|
}
|
2024-04-11 08:47:53 +08:00
|
|
|
#ifdef SOC_SERIES_R9A07G0
|
|
|
|
bsp_io_level_t io_level;
|
|
|
|
R_IOPORT_PinRead(&g_ioport_ctrl, (bsp_io_port_pin_t)pin, &io_level);
|
|
|
|
return io_level;
|
|
|
|
#else
|
2021-10-18 14:50:00 +08:00
|
|
|
return R_BSP_PinRead(pin);
|
2024-04-11 08:47:53 +08:00
|
|
|
#endif
|
2021-10-18 14:50:00 +08:00
|
|
|
}
|
|
|
|
|
2023-04-19 00:32:42 +08:00
|
|
|
static rt_err_t ra_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint8_t enabled)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
#ifdef R_ICU_H
|
|
|
|
rt_err_t err;
|
|
|
|
rt_int32_t irqx = ra_pin_get_irqx(pin);
|
2021-10-22 15:12:56 +08:00
|
|
|
if (PIN_IRQ_ENABLE == enabled)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
2021-10-22 15:12:56 +08:00
|
|
|
if (0 <= irqx && irqx < sizeof(pin_irq_map) / sizeof(pin_irq_map[0]))
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
2021-10-22 15:12:56 +08:00
|
|
|
err = R_ICU_ExternalIrqOpen((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl,
|
|
|
|
(external_irq_cfg_t const * const)pin_irq_map[irqx].irq_cfg);
|
2021-10-18 14:50:00 +08:00
|
|
|
/* Handle error */
|
|
|
|
if (FSP_SUCCESS != err)
|
|
|
|
{
|
|
|
|
/* ICU Open failure message */
|
|
|
|
LOG_E("\r\n**R_ICU_ExternalIrqOpen API FAILED**\r\n");
|
|
|
|
return -RT_ERROR;
|
|
|
|
}
|
2021-10-22 15:12:56 +08:00
|
|
|
|
|
|
|
err = R_ICU_ExternalIrqEnable((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
|
2021-10-18 14:50:00 +08:00
|
|
|
/* Handle error */
|
|
|
|
if (FSP_SUCCESS != err)
|
|
|
|
{
|
|
|
|
/* ICU Enable failure message */
|
|
|
|
LOG_E("\r\n**R_ICU_ExternalIrqEnable API FAILED**\r\n");
|
|
|
|
return -RT_ERROR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2021-10-22 15:12:56 +08:00
|
|
|
else if (PIN_IRQ_DISABLE == enabled)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
2021-10-22 15:12:56 +08:00
|
|
|
err = R_ICU_ExternalIrqDisable((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
|
2021-10-18 14:50:00 +08:00
|
|
|
if (FSP_SUCCESS != err)
|
|
|
|
{
|
|
|
|
/* ICU Disable failure message */
|
|
|
|
LOG_E("\r\n**R_ICU_ExternalIrqDisable API FAILED**\r\n");
|
|
|
|
return -RT_ERROR;
|
|
|
|
}
|
2021-10-22 15:12:56 +08:00
|
|
|
err = R_ICU_ExternalIrqClose((external_irq_ctrl_t *const)pin_irq_map[irqx].irq_ctrl);
|
2021-10-18 14:50:00 +08:00
|
|
|
if (FSP_SUCCESS != err)
|
|
|
|
{
|
|
|
|
/* ICU Close failure message */
|
|
|
|
LOG_E("\r\n**R_ICU_ExternalIrqClose API FAILED**\r\n");
|
|
|
|
return -RT_ERROR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return RT_EOK;
|
|
|
|
#else
|
|
|
|
return -RT_ERROR;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2023-04-19 00:32:42 +08:00
|
|
|
static rt_err_t ra_pin_attach_irq(struct rt_device *device, rt_base_t pin,
|
|
|
|
rt_uint8_t mode, void (*hdr)(void *args), void *args)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
#ifdef R_ICU_H
|
|
|
|
rt_int32_t irqx = ra_pin_get_irqx(pin);
|
2021-10-22 15:12:56 +08:00
|
|
|
if (0 <= irqx && irqx < (sizeof(pin_irq_map) / sizeof(pin_irq_map[0])))
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
2021-10-22 15:12:56 +08:00
|
|
|
int level = rt_hw_interrupt_disable();
|
|
|
|
if (pin_irq_hdr_tab[irqx].pin == irqx &&
|
|
|
|
pin_irq_hdr_tab[irqx].hdr == hdr &&
|
|
|
|
pin_irq_hdr_tab[irqx].mode == mode &&
|
|
|
|
pin_irq_hdr_tab[irqx].args == args)
|
|
|
|
{
|
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
return RT_EOK;
|
|
|
|
}
|
|
|
|
if (pin_irq_hdr_tab[irqx].pin != -1)
|
|
|
|
{
|
|
|
|
rt_hw_interrupt_enable(level);
|
2023-03-22 03:41:55 +08:00
|
|
|
return -RT_EBUSY;
|
2021-10-22 15:12:56 +08:00
|
|
|
}
|
|
|
|
pin_irq_hdr_tab[irqx].pin = irqx;
|
|
|
|
pin_irq_hdr_tab[irqx].hdr = hdr;
|
|
|
|
pin_irq_hdr_tab[irqx].mode = mode;
|
|
|
|
pin_irq_hdr_tab[irqx].args = args;
|
2021-10-18 14:50:00 +08:00
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
}
|
|
|
|
else return -RT_ERROR;
|
|
|
|
return RT_EOK;
|
|
|
|
#else
|
|
|
|
return -RT_ERROR;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2023-04-19 00:32:42 +08:00
|
|
|
static rt_err_t ra_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
#ifdef R_ICU_H
|
|
|
|
rt_int32_t irqx = ra_pin_get_irqx(pin);
|
2021-10-22 15:12:56 +08:00
|
|
|
if (0 <= irqx && irqx < sizeof(pin_irq_map) / sizeof(pin_irq_map[0]))
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
int level = rt_hw_interrupt_disable();
|
|
|
|
if (pin_irq_hdr_tab[irqx].pin == -1)
|
|
|
|
{
|
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
return RT_EOK;
|
|
|
|
}
|
|
|
|
pin_irq_hdr_tab[irqx].pin = -1;
|
|
|
|
pin_irq_hdr_tab[irqx].hdr = RT_NULL;
|
|
|
|
pin_irq_hdr_tab[irqx].mode = 0;
|
|
|
|
pin_irq_hdr_tab[irqx].args = RT_NULL;
|
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
return -RT_ERROR;
|
|
|
|
}
|
|
|
|
return RT_EOK;
|
|
|
|
#else
|
|
|
|
return -RT_ERROR;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static rt_base_t ra_pin_get(const char *name)
|
|
|
|
{
|
|
|
|
int pin_number = -1, port = -1, pin = -1;
|
2021-10-22 15:12:56 +08:00
|
|
|
if (rt_strlen(name) != 4)
|
2021-10-18 14:50:00 +08:00
|
|
|
return -1;
|
2021-11-03 20:44:33 +08:00
|
|
|
if ((name[0] == 'P') || (name[0] == 'p'))
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
2021-10-22 15:12:56 +08:00
|
|
|
if ('0' <= (int)name[1] && (int)name[1] <= '9')
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
port = ((int)name[1] - 48) * 16 * 16;
|
2021-10-22 15:12:56 +08:00
|
|
|
if ('0' <= (int)name[2] && (int)name[2] <= '9')
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
2021-10-22 15:12:56 +08:00
|
|
|
if ('0' <= (int)name[3] && (int)name[3] <= '9')
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
pin = ((int)name[2] - 48) * 10;
|
|
|
|
pin += (int)name[3] - 48;
|
|
|
|
pin_number = port + pin;
|
|
|
|
}
|
|
|
|
else return -1;
|
|
|
|
}
|
|
|
|
else return -1;
|
|
|
|
}
|
|
|
|
else return -1;
|
|
|
|
}
|
|
|
|
return pin_number;
|
|
|
|
}
|
|
|
|
|
|
|
|
const static struct rt_pin_ops _ra_pin_ops =
|
|
|
|
{
|
|
|
|
.pin_mode = ra_pin_mode,
|
|
|
|
.pin_write = ra_pin_write,
|
|
|
|
.pin_read = ra_pin_read,
|
|
|
|
.pin_attach_irq = ra_pin_attach_irq,
|
|
|
|
.pin_detach_irq = ra_pin_dettach_irq,
|
|
|
|
.pin_irq_enable = ra_pin_irq_enable,
|
|
|
|
.pin_get = ra_pin_get,
|
|
|
|
};
|
|
|
|
|
|
|
|
int rt_hw_pin_init(void)
|
|
|
|
{
|
|
|
|
#ifdef R_ICU_H
|
2022-03-11 09:17:46 +08:00
|
|
|
ra_irq_tab_init();
|
2021-10-18 14:50:00 +08:00
|
|
|
ra_pin_map_init();
|
|
|
|
#endif
|
2024-04-01 08:31:27 +08:00
|
|
|
|
|
|
|
fsp_err_t err;
|
|
|
|
/* Initialize the IOPORT module and configure the pins */
|
|
|
|
err = R_IOPORT_Open(&g_ioport_ctrl, &g_bsp_pin_cfg);
|
|
|
|
|
|
|
|
if (err != FSP_SUCCESS)
|
|
|
|
{
|
|
|
|
LOG_E("GPIO open failed");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2021-10-18 14:50:00 +08:00
|
|
|
return rt_device_pin_register("pin", &_ra_pin_ops, RT_NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef R_ICU_H
|
2022-07-07 17:12:56 +08:00
|
|
|
void irq_callback(external_irq_callback_args_t *p_args)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
|
|
|
rt_interrupt_enter();
|
2022-07-07 17:12:56 +08:00
|
|
|
if (p_args->channel == pin_irq_hdr_tab[p_args->channel].pin)
|
2021-10-18 14:50:00 +08:00
|
|
|
{
|
2022-07-07 17:12:56 +08:00
|
|
|
pin_irq_hdr_tab[p_args->channel].hdr(pin_irq_hdr_tab[p_args->channel].args);
|
2021-10-18 14:50:00 +08:00
|
|
|
}
|
|
|
|
rt_interrupt_leave();
|
|
|
|
};
|
|
|
|
#endif /* R_ICU_H */
|
|
|
|
|
|
|
|
#endif /* RT_USING_PIN */
|