83 lines
2.7 KiB
C
83 lines
2.7 KiB
C
/*
|
|
* Copyright (c) 2006-2021, RT-Thread Development Team
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*
|
|
* Change Logs:
|
|
* Date Author Notes
|
|
* 2023-04-08 shelton first version
|
|
*/
|
|
|
|
#include "board.h"
|
|
|
|
void system_clock_config(void)
|
|
{
|
|
/* reset crm */
|
|
crm_reset();
|
|
|
|
/* config flash psr register */
|
|
flash_psr_set(FLASH_WAIT_CYCLE_4);
|
|
|
|
/* ensure system clock to highest, set power ldo output voltage to 1.3v */
|
|
pwc_ldo_output_voltage_set(PWC_LDO_OUTPUT_1V3);
|
|
|
|
crm_clock_source_enable(CRM_CLOCK_SOURCE_HEXT, TRUE);
|
|
|
|
/* wait till hext is ready */
|
|
while(crm_hext_stable_wait() == ERROR)
|
|
{
|
|
}
|
|
|
|
/* config pll clock resource
|
|
common frequency config list: pll source selected hick or hext(8mhz)
|
|
_____________________________________________________________________________
|
|
| | | | | | | | |
|
|
| sysclk | 150 | 144 | 120 | 108 | 96 | 72 | 36 |
|
|
|________|_________|_________|_________|_________|_________|_________________|
|
|
| | | | | | | | |
|
|
|pll_ns | 75 | 72 | 120 | 108 | 96 | 72 | 72 |
|
|
| | | | | | | | |
|
|
|pll_ms | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|
|
| | | | | | | | |
|
|
|pll_fr | FR_2 | FR_2 | FR_4 | FR_4 | FR_4 | FR_4 | FR_8 |
|
|
|________|_________|_________|_________|_________|_________|________|________|
|
|
|
|
if pll clock source selects hext with other frequency values, or configure pll to other
|
|
frequency values, please use the at32 new clock configuration tool for configuration. */
|
|
crm_pll_config(CRM_PLL_SOURCE_HEXT, 72, 1, CRM_PLL_FR_2);
|
|
|
|
/* enable pll */
|
|
crm_clock_source_enable(CRM_CLOCK_SOURCE_PLL, TRUE);
|
|
|
|
/* wait till pll is ready */
|
|
while(crm_flag_get(CRM_PLL_STABLE_FLAG) != SET)
|
|
{
|
|
}
|
|
|
|
/* config ahbclk */
|
|
crm_ahb_div_set(CRM_AHB_DIV_1);
|
|
|
|
/* config apb2clk, the maximum frequency of APB2 clock is 150 MHz */
|
|
crm_apb2_div_set(CRM_APB2_DIV_1);
|
|
|
|
/* config apb1clk, the maximum frequency of APB1 clock is 120 MHz */
|
|
crm_apb1_div_set(CRM_APB1_DIV_2);
|
|
|
|
/* enable auto step mode */
|
|
crm_auto_step_mode_enable(TRUE);
|
|
|
|
/* select pll as system clock source */
|
|
crm_sysclk_switch(CRM_SCLK_PLL);
|
|
|
|
/* wait till pll is used as system clock source */
|
|
while(crm_sysclk_switch_status_get() != CRM_SCLK_PLL)
|
|
{
|
|
}
|
|
|
|
/* disable auto step mode */
|
|
crm_auto_step_mode_enable(FALSE);
|
|
|
|
/* update system_core_clock global variable */
|
|
system_core_clock_update();
|
|
}
|