rt-thread-official/libcpu/aarch64/common/gic/gic_pl400.c

262 lines
7.0 KiB
C
Raw Normal View History

2020-04-16 16:10:57 +08:00
/*
2021-03-27 17:51:56 +08:00
* Copyright (c) 2006-2021, RT-Thread Development Team
2020-04-16 16:10:57 +08:00
*
2020-04-16 18:48:27 +08:00
* SPDX-License-Identifier: Apache-2.0
2020-04-16 16:10:57 +08:00
*
2020-04-16 18:48:27 +08:00
* Change Logs:
* Date Author Notes
* 2013-07-20 Bernard first version
* 2014-04-03 Grissiom many enhancements
* 2018-11-22 Jesven add rt_hw_ipi_send()
* add rt_hw_ipi_handler_install()
2020-04-16 16:10:57 +08:00
*/
2020-04-16 18:48:27 +08:00
#include <rtthread.h>
2020-04-16 16:10:57 +08:00
#include "gic_pl400.h"
2020-04-16 18:48:27 +08:00
#include "cp15.h"
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
#define ARM_GIC_MAX_NR 1
struct arm_gic
{
rt_uint32_t offset; /* the first interrupt index in the vector table */
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
rt_uint32_t dist_hw_base; /* the base address of the gic distributor */
rt_uint32_t cpu_hw_base; /* the base addrees of the gic cpu interface */
};
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
/* 'ARM_GIC_MAX_NR' is the number of cores */
static struct arm_gic _gic_table[ARM_GIC_MAX_NR];
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
static unsigned int _gic_max_irq;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
int arm_gic_get_active_irq(rt_uint32_t index)
{
int irq;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
RT_ASSERT(index < ARM_GIC_MAX_NR);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
irq = GIC_CPU_INTACK(_gic_table[index].cpu_hw_base);
irq += _gic_table[index].offset;
return irq;
}
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
void arm_gic_ack(rt_uint32_t index, int irq)
{
rt_uint32_t mask = 1 << (irq % 32);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
RT_ASSERT(index < ARM_GIC_MAX_NR);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
irq = irq - _gic_table[index].offset;
RT_ASSERT(irq >= 0);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
GIC_DIST_ENABLE_CLEAR(_gic_table[index].dist_hw_base, irq) = mask;
GIC_CPU_EOI(_gic_table[index].cpu_hw_base) = irq;
GIC_DIST_ENABLE_SET(_gic_table[index].dist_hw_base, irq) = mask;
}
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
void arm_gic_mask(rt_uint32_t index, int irq)
{
rt_uint32_t mask = 1 << (irq % 32);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
RT_ASSERT(index < ARM_GIC_MAX_NR);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
irq = irq - _gic_table[index].offset;
RT_ASSERT(irq >= 0);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
GIC_DIST_ENABLE_CLEAR(_gic_table[index].dist_hw_base, irq) = mask;
}
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
void arm_gic_clear_pending(rt_uint32_t index, int irq)
{
rt_uint32_t mask = 1 << (irq % 32);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
RT_ASSERT(index < ARM_GIC_MAX_NR);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
irq = irq - _gic_table[index].offset;
RT_ASSERT(irq >= 0);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
GIC_DIST_PENDING_CLEAR(_gic_table[index].dist_hw_base, irq) = mask;
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
void arm_gic_clear_active(rt_uint32_t index, int irq)
2020-04-16 16:10:57 +08:00
{
2020-04-16 18:48:27 +08:00
rt_uint32_t mask = 1 << (irq % 32);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
RT_ASSERT(index < ARM_GIC_MAX_NR);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
irq = irq - _gic_table[index].offset;
RT_ASSERT(irq >= 0);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
GIC_DIST_ACTIVE_CLEAR(_gic_table[index].dist_hw_base, irq) = mask;
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
/* Set up the cpu mask for the specific interrupt */
void arm_gic_set_cpu(rt_uint32_t index, int irq, unsigned int cpumask)
2020-04-16 16:10:57 +08:00
{
2020-04-16 18:48:27 +08:00
rt_uint32_t old_tgt;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
RT_ASSERT(index < ARM_GIC_MAX_NR);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
irq = irq - _gic_table[index].offset;
RT_ASSERT(irq >= 0);
old_tgt = GIC_DIST_TARGET(_gic_table[index].dist_hw_base, irq);
old_tgt &= ~(0x0FFUL << ((irq % 4)*8));
old_tgt |= cpumask << ((irq % 4)*8);
GIC_DIST_TARGET(_gic_table[index].dist_hw_base, irq) = old_tgt;
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
void arm_gic_umask(rt_uint32_t index, int irq)
2020-04-16 16:10:57 +08:00
{
2020-04-16 18:48:27 +08:00
rt_uint32_t mask = 1 << (irq % 32);
RT_ASSERT(index < ARM_GIC_MAX_NR);
irq = irq - _gic_table[index].offset;
RT_ASSERT(irq >= 0);
GIC_DIST_ENABLE_SET(_gic_table[index].dist_hw_base, irq) = mask;
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
void arm_gic_dump_type(rt_uint32_t index)
2020-04-16 16:10:57 +08:00
{
2020-04-16 18:48:27 +08:00
unsigned int gic_type;
gic_type = GIC_DIST_TYPE(_gic_table[index].dist_hw_base);
rt_kprintf("GICv%d on %p, max IRQs: %d, %s security extension(%08x)\n",
(GIC_DIST_ICPIDR2(_gic_table[index].dist_hw_base) >> 4) & 0xf,
_gic_table[index].dist_hw_base,
_gic_max_irq,
gic_type & (1 << 10) ? "has" : "no",
gic_type);
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
void arm_gic_dump(rt_uint32_t index)
2020-04-16 16:10:57 +08:00
{
2020-04-16 18:48:27 +08:00
unsigned int i, k;
k = GIC_CPU_HIGHPRI(_gic_table[index].cpu_hw_base);
rt_kprintf("--- high pending priority: %d(%08x)\n", k, k);
rt_kprintf("--- hw mask ---\n");
for (i = 0; i < _gic_max_irq / 32; i++)
{
rt_kprintf("0x%08x, ",
GIC_DIST_ENABLE_SET(_gic_table[index].dist_hw_base,
i * 32));
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
rt_kprintf("\n--- hw pending ---\n");
for (i = 0; i < _gic_max_irq / 32; i++)
{
rt_kprintf("0x%08x, ",
GIC_DIST_PENDING_SET(_gic_table[index].dist_hw_base,
i * 32));
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
rt_kprintf("\n--- hw active ---\n");
for (i = 0; i < _gic_max_irq / 32; i++)
{
rt_kprintf("0x%08x, ",
GIC_DIST_ACTIVE_SET(_gic_table[index].dist_hw_base,
i * 32));
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
rt_kprintf("\n");
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
#ifdef RT_USING_FINSH
#include <finsh.h>
FINSH_FUNCTION_EXPORT_ALIAS(arm_gic_dump, gic, show gic status);
#endif
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
int arm_gic_dist_init(rt_uint32_t index, rt_uint32_t dist_base, int irq_start)
2020-04-16 16:10:57 +08:00
{
2020-04-16 18:48:27 +08:00
unsigned int gic_type, i;
rt_uint32_t cpumask = 1 << 0;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
RT_ASSERT(index < ARM_GIC_MAX_NR);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
_gic_table[index].dist_hw_base = dist_base;
_gic_table[index].offset = irq_start;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
/* Find out how many interrupts are supported. */
gic_type = GIC_DIST_TYPE(dist_base);
_gic_max_irq = ((gic_type & 0x1f) + 1) * 32;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
/*
* The GIC only supports up to 1020 interrupt sources.
* Limit this to either the architected maximum, or the
* platform maximum.
*/
if (_gic_max_irq > 1020)
_gic_max_irq = 1020;
if (_gic_max_irq > ARM_GIC_NR_IRQS) /* the platform maximum interrupts */
_gic_max_irq = ARM_GIC_NR_IRQS;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
cpumask |= cpumask << 8;
cpumask |= cpumask << 16;
cpumask |= cpumask << 24;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
GIC_DIST_CTRL(dist_base) = 0x0;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
/* Set all global interrupts to be level triggered, active low. */
for (i = 32; i < _gic_max_irq; i += 16)
GIC_DIST_CONFIG(dist_base, i) = 0x0;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
/* Set all global interrupts to this CPU only. */
for (i = 32; i < _gic_max_irq; i += 4)
GIC_DIST_TARGET(dist_base, i) = cpumask;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
/* Set priority on all interrupts. */
for (i = 0; i < _gic_max_irq; i += 4)
GIC_DIST_PRI(dist_base, i) = 0xa0a0a0a0;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
/* Disable all interrupts. */
for (i = 0; i < _gic_max_irq; i += 32)
GIC_DIST_ENABLE_CLEAR(dist_base, i) = 0xffffffff;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
#if 0
/* All interrupts defaults to IGROUP1(IRQ). */
for (i = 0; i < _gic_max_irq; i += 32)
GIC_DIST_IGROUP(dist_base, i) = 0xffffffff;
#endif
for (i = 0; i < _gic_max_irq; i += 32)
GIC_DIST_IGROUP(dist_base, i) = 0;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
/* Enable group0 and group1 interrupt forwarding. */
GIC_DIST_CTRL(dist_base) = 0x01;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
return 0;
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
int arm_gic_cpu_init(rt_uint32_t index, rt_uint32_t cpu_base)
2020-04-16 16:10:57 +08:00
{
2020-04-16 18:48:27 +08:00
RT_ASSERT(index < ARM_GIC_MAX_NR);
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
_gic_table[index].cpu_hw_base = cpu_base;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
GIC_CPU_PRIMASK(cpu_base) = 0xf0;
GIC_CPU_BINPOINT(cpu_base) = 0x7;
/* Enable CPU interrupt */
GIC_CPU_CTRL(cpu_base) = 0x01;
2020-04-16 16:10:57 +08:00
2020-04-16 18:48:27 +08:00
return 0;
2020-04-16 16:10:57 +08:00
}
2020-04-16 18:48:27 +08:00
void arm_gic_set_group(rt_uint32_t index, int vector, int group)
2020-04-16 16:10:57 +08:00
{
2020-04-16 18:48:27 +08:00
/* As for GICv2, there are only group0 and group1. */
RT_ASSERT(group <= 1);
RT_ASSERT(vector < _gic_max_irq);
if (group == 0)
{
GIC_DIST_IGROUP(_gic_table[index].dist_hw_base,
vector) &= ~(1 << (vector % 32));
}
else if (group == 1)
{
GIC_DIST_IGROUP(_gic_table[index].dist_hw_base,
vector) |= (1 << (vector % 32));
}
2020-04-16 16:10:57 +08:00
}