rt-thread-official/libcpu/arm/sep4020/cpu.c

189 lines
2.9 KiB
C
Raw Normal View History

2013-01-08 21:05:02 +08:00
/*
2021-03-27 17:51:56 +08:00
* Copyright (c) 2006-2021, RT-Thread Development Team
2013-01-08 21:05:02 +08:00
*
* SPDX-License-Identifier: Apache-2.0
2013-01-08 21:05:02 +08:00
*
* Change Logs:
* Date Author Notes
* 2006-03-13 Bernard first version
*/
#include <rtthread.h>
#include <sep4020.h>
2022-04-20 10:56:11 +08:00
extern rt_base_t rt_hw_interrupt_disable(void);
2013-01-08 21:05:02 +08:00
//TODO
#warning I DON'T KNOW IF THE MMU OPERATION WORKS ON SEP4020
/**
* @addtogroup S3C24X0
*/
/*@{*/
2021-03-27 17:51:56 +08:00
#define ICACHE_MASK (rt_uint32_t)(1 << 12)
#define DCACHE_MASK (rt_uint32_t)(1 << 2)
2013-01-08 21:05:02 +08:00
#ifdef __GNUC__
rt_inline rt_uint32_t cp15_rd(void)
{
2021-03-27 17:51:56 +08:00
rt_uint32_t i;
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
return i;
2013-01-08 21:05:02 +08:00
}
rt_inline void cache_enable(rt_uint32_t bit)
{
2021-03-27 17:51:56 +08:00
__asm__ __volatile__( \
"mrc p15,0,r0,c1,c0,0\n\t" \
"orr r0,r0,%0\n\t" \
"mcr p15,0,r0,c1,c0,0" \
: \
:"r" (bit) \
:"memory");
2013-01-08 21:05:02 +08:00
}
rt_inline void cache_disable(rt_uint32_t bit)
{
2021-03-27 17:51:56 +08:00
__asm__ __volatile__( \
"mrc p15,0,r0,c1,c0,0\n\t" \
"bic r0,r0,%0\n\t" \
"mcr p15,0,r0,c1,c0,0" \
: \
:"r" (bit) \
:"memory");
2013-01-08 21:05:02 +08:00
}
#endif
#ifdef __CC_ARM
rt_inline rt_uint32_t cp15_rd(void)
{
2021-03-27 17:51:56 +08:00
rt_uint32_t i;
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
__asm
{
mrc p15, 0, i, c1, c0, 0
}
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
return i;
2013-01-08 21:05:02 +08:00
}
rt_inline void cache_enable(rt_uint32_t bit)
{
2021-03-27 17:51:56 +08:00
rt_uint32_t value;
__asm
{
mrc p15, 0, value, c1, c0, 0
orr value, value, bit
mcr p15, 0, value, c1, c0, 0
}
2013-01-08 21:05:02 +08:00
}
rt_inline void cache_disable(rt_uint32_t bit)
{
2021-03-27 17:51:56 +08:00
rt_uint32_t value;
__asm
{
mrc p15, 0, value, c1, c0, 0
bic value, value, bit
mcr p15, 0, value, c1, c0, 0
}
2013-01-08 21:05:02 +08:00
}
#endif
/**
* enable I-Cache
*
*/
void rt_hw_cpu_icache_enable()
{
2021-03-27 17:51:56 +08:00
cache_enable(ICACHE_MASK);
2013-01-08 21:05:02 +08:00
}
/**
* disable I-Cache
*
*/
void rt_hw_cpu_icache_disable()
{
2021-03-27 17:51:56 +08:00
cache_disable(ICACHE_MASK);
2013-01-08 21:05:02 +08:00
}
/**
* return the status of I-Cache
*
*/
rt_base_t rt_hw_cpu_icache_status()
{
2021-03-27 17:51:56 +08:00
return (cp15_rd() & ICACHE_MASK);
2013-01-08 21:05:02 +08:00
}
/**
* enable D-Cache
*
*/
void rt_hw_cpu_dcache_enable()
{
2021-03-27 17:51:56 +08:00
cache_enable(DCACHE_MASK);
2013-01-08 21:05:02 +08:00
}
/**
* disable D-Cache
*
*/
void rt_hw_cpu_dcache_disable()
{
2021-03-27 17:51:56 +08:00
cache_disable(DCACHE_MASK);
2013-01-08 21:05:02 +08:00
}
/**
* return the status of D-Cache
*
*/
rt_base_t rt_hw_cpu_dcache_status()
{
2021-03-27 17:51:56 +08:00
return (cp15_rd() & DCACHE_MASK);
2013-01-08 21:05:02 +08:00
}
/**
* reset cpu by dog's time-out
*
*/
rt_weak void rt_hw_cpu_reset()
2013-01-08 21:05:02 +08:00
{
2021-03-27 17:51:56 +08:00
/* enable watchdog */
*(RP)(RTC_CTR) = 0x02;
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
/*Enable watchdog reset*/
*(RP)(RTC_INT_EN) = 0x20;
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
/* Initialize watchdog timer count register */
*(RP)(RTC_WD_CNT) = 0x0001;
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
while(1); /* loop forever and wait for reset to happen */
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
/* NEVER REACHED */
2013-01-08 21:05:02 +08:00
}
/**
* shutdown CPU
*
*/
rt_weak void rt_hw_cpu_shutdown()
2013-01-08 21:05:02 +08:00
{
2022-04-20 10:56:11 +08:00
rt_base_t level;
2021-03-27 17:51:56 +08:00
rt_kprintf("shutdown...\n");
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
level = rt_hw_interrupt_disable();
2022-04-20 10:56:11 +08:00
while (level)
{
RT_ASSERT(RT_NULL);
}
2013-01-08 21:05:02 +08:00
}
/*@}*/