154 lines
5.7 KiB
C
154 lines
5.7 KiB
C
|
/*!
|
||
|
\file gd32f10x_dbg.c
|
||
|
\brief DBG driver
|
||
|
|
||
|
\version 2014-12-26, V1.0.0, firmware for GD32F10x
|
||
|
\version 2017-06-20, V2.0.0, firmware for GD32F10x
|
||
|
\version 2018-07-31, V2.1.0, firmware for GD32F10x
|
||
|
*/
|
||
|
|
||
|
/*
|
||
|
Copyright (c) 2018, GigaDevice Semiconductor Inc.
|
||
|
|
||
|
All rights reserved.
|
||
|
|
||
|
Redistribution and use in source and binary forms, with or without modification,
|
||
|
are permitted provided that the following conditions are met:
|
||
|
|
||
|
1. Redistributions of source code must retain the above copyright notice, this
|
||
|
list of conditions and the following disclaimer.
|
||
|
2. Redistributions in binary form must reproduce the above copyright notice,
|
||
|
this list of conditions and the following disclaimer in the documentation
|
||
|
and/or other materials provided with the distribution.
|
||
|
3. Neither the name of the copyright holder nor the names of its contributors
|
||
|
may be used to endorse or promote products derived from this software without
|
||
|
specific prior written permission.
|
||
|
|
||
|
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
||
|
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
||
|
WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
||
|
IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
|
||
|
INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
||
|
NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
|
||
|
PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
|
||
|
WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
||
|
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
|
||
|
OF SUCH DAMAGE.
|
||
|
*/
|
||
|
|
||
|
#include "gd32f10x_dbg.h"
|
||
|
|
||
|
/*!
|
||
|
\brief read DBG_ID code register
|
||
|
\param[in] none
|
||
|
\param[out] none
|
||
|
\retval DBG_ID code
|
||
|
*/
|
||
|
uint32_t dbg_id_get(void)
|
||
|
{
|
||
|
return DBG_ID;
|
||
|
}
|
||
|
|
||
|
/*!
|
||
|
\brief enable low power behavior when the mcu is in debug mode
|
||
|
\param[in] dbg_low_power:
|
||
|
one or more parameters can be selected which are shown as below:
|
||
|
\arg DBG_LOW_POWER_SLEEP: keep debugger connection during sleep mode
|
||
|
\arg DBG_LOW_POWER_DEEPSLEEP: keep debugger connection during deepsleep mode
|
||
|
\arg DBG_LOW_POWER_STANDBY: keep debugger connection during standby mode
|
||
|
\param[out] none
|
||
|
\retval none
|
||
|
*/
|
||
|
void dbg_low_power_enable(uint32_t dbg_low_power)
|
||
|
{
|
||
|
DBG_CTL |= dbg_low_power;
|
||
|
}
|
||
|
|
||
|
/*!
|
||
|
\brief disable low power behavior when the mcu is in debug mode
|
||
|
\param[in] dbg_low_power:
|
||
|
one or more parameters can be selected which are shown as below:
|
||
|
\arg DBG_LOW_POWER_SLEEP: donot keep debugger connection during sleep mode
|
||
|
\arg DBG_LOW_POWER_DEEPSLEEP: donot keep debugger connection during deepsleep mode
|
||
|
\arg DBG_LOW_POWER_STANDBY: donot keep debugger connection during standby mode
|
||
|
\param[out] none
|
||
|
\retval none
|
||
|
*/
|
||
|
void dbg_low_power_disable(uint32_t dbg_low_power)
|
||
|
{
|
||
|
DBG_CTL &= ~dbg_low_power;
|
||
|
}
|
||
|
|
||
|
/*!
|
||
|
\brief enable peripheral behavior when the mcu is in debug mode
|
||
|
\param[in] dbg_periph: refer to dbg_periph_enum
|
||
|
one or more parameters can be selected which are shown as below:
|
||
|
\arg DBG_FWDGT_HOLD : debug FWDGT kept when core is halted
|
||
|
\arg DBG_WWDGT_HOLD : debug WWDGT kept when core is halted
|
||
|
\arg DBG_CANx_HOLD (x=0,1,CAN1 is only available for CL series): hold CANx counter when core is halted
|
||
|
\arg DBG_I2Cx_HOLD (x=0,1): hold I2Cx smbus when core is halted
|
||
|
\arg DBG_TIMERx_HOLD (x=0,1,2,3,4,5,6,7,8,9,10,11,12,13,TIMER8..13 are not available for HD series): hold TIMERx counter when core is halted
|
||
|
\param[out] none
|
||
|
\retval none
|
||
|
*/
|
||
|
void dbg_periph_enable(dbg_periph_enum dbg_periph)
|
||
|
{
|
||
|
DBG_CTL |= (uint32_t)dbg_periph;
|
||
|
}
|
||
|
|
||
|
/*!
|
||
|
\brief disable peripheral behavior when the mcu is in debug mode
|
||
|
\param[in] dbg_periph: refer to dbg_periph_enum
|
||
|
one or more parameters can be selected which are shown as below:
|
||
|
\arg DBG_FWDGT_HOLD : debug FWDGT kept when core is halted
|
||
|
\arg DBG_WWDGT_HOLD : debug WWDGT kept when core is halted
|
||
|
\arg DBG_CANx_HOLD (x=0,1,CAN1 is only available for CL series): hold CAN0 counter when core is halted
|
||
|
\arg DBG_I2Cx_HOLD (x=0,1): hold I2Cx smbus when core is halted
|
||
|
\arg DBG_TIMERx_HOLD (x=0,1,2,3,4,5,6,7,8,9,10,11,12,13,TIMER8..13 are only available for XD and CL series): hold TIMERx counter when core is halted
|
||
|
\param[out] none
|
||
|
\retval none
|
||
|
*/
|
||
|
void dbg_periph_disable(dbg_periph_enum dbg_periph)
|
||
|
{
|
||
|
DBG_CTL &= ~(uint32_t)dbg_periph;
|
||
|
}
|
||
|
|
||
|
/*!
|
||
|
\brief enable trace pin assignment
|
||
|
\param[in] none
|
||
|
\param[out] none
|
||
|
\retval none
|
||
|
*/
|
||
|
void dbg_trace_pin_enable(void)
|
||
|
{
|
||
|
DBG_CTL |= DBG_CTL_TRACE_IOEN;
|
||
|
}
|
||
|
|
||
|
/*!
|
||
|
\brief disable trace pin assignment
|
||
|
\param[in] none
|
||
|
\param[out] none
|
||
|
\retval none
|
||
|
*/
|
||
|
void dbg_trace_pin_disable(void)
|
||
|
{
|
||
|
DBG_CTL &= ~DBG_CTL_TRACE_IOEN;
|
||
|
}
|
||
|
|
||
|
/*!
|
||
|
\brief trace pin mode selection
|
||
|
\param[in] trace_mode:
|
||
|
only one parameter can be selected which is shown as below:
|
||
|
\arg TRACE_MODE_ASYNC: trace pin used for async mode
|
||
|
\arg TRACE_MODE_SYNC_DATASIZE_1: trace pin used for sync mode and data size is 1
|
||
|
\arg TRACE_MODE_SYNC_DATASIZE_2: trace pin used for sync mode and data size is 2
|
||
|
\arg TRACE_MODE_SYNC_DATASIZE_4: trace pin used for sync mode and data size is 4
|
||
|
\param[out] none
|
||
|
\retval none
|
||
|
*/
|
||
|
void dbg_trace_pin_mode_set(uint32_t trace_mode)
|
||
|
{
|
||
|
DBG_CTL &= ~DBG_CTL_TRACE_MODE;
|
||
|
DBG_CTL |= trace_mode;
|
||
|
}
|