2013-01-08 22:40:58 +08:00
|
|
|
/*
|
2021-03-17 02:26:35 +08:00
|
|
|
* Copyright (c) 2006-2021, RT-Thread Development Team
|
2013-01-08 22:40:58 +08:00
|
|
|
*
|
2018-10-22 11:02:14 +08:00
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
2013-01-08 22:40:58 +08:00
|
|
|
*
|
|
|
|
* Change Logs:
|
|
|
|
* Date Author Notes
|
|
|
|
* 2010-03-08 Bernard The first version for LPC17xx
|
|
|
|
* 2010-05-02 Aozima update CMSIS to 130
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <rthw.h>
|
|
|
|
#include <rtthread.h>
|
|
|
|
#include "LPC17xx.h"
|
|
|
|
|
2015-10-30 17:19:53 +08:00
|
|
|
#define IER_RBR 0x01
|
|
|
|
#define IER_THRE 0x02
|
|
|
|
#define IER_RLS 0x04
|
|
|
|
|
|
|
|
#define IIR_PEND 0x01
|
|
|
|
#define IIR_RLS 0x03
|
|
|
|
#define IIR_RDA 0x02
|
|
|
|
#define IIR_CTI 0x06
|
|
|
|
#define IIR_THRE 0x01
|
|
|
|
|
|
|
|
#define LSR_RDR 0x01
|
|
|
|
#define LSR_OE 0x02
|
|
|
|
#define LSR_PE 0x04
|
|
|
|
#define LSR_FE 0x08
|
|
|
|
#define LSR_BI 0x10
|
|
|
|
#define LSR_THRE 0x20
|
|
|
|
#define LSR_TEMT 0x40
|
|
|
|
#define LSR_RXFE 0x80
|
2013-01-08 22:40:58 +08:00
|
|
|
|
|
|
|
/**
|
2015-10-30 17:19:53 +08:00
|
|
|
* @addtogroup LPC176x
|
2013-01-08 22:40:58 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*@{*/
|
|
|
|
#if defined(RT_USING_UART0) && defined(RT_USING_DEVICE)
|
|
|
|
|
|
|
|
#define UART_BAUDRATE 115200
|
2015-10-30 17:19:53 +08:00
|
|
|
#define LPC_UART LPC_UART0
|
|
|
|
#define UART_IRQn UART0_IRQn
|
2013-01-08 22:40:58 +08:00
|
|
|
|
|
|
|
struct rt_uart_lpc
|
|
|
|
{
|
2015-10-30 17:19:53 +08:00
|
|
|
struct rt_device parent;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-10-30 17:19:53 +08:00
|
|
|
/* buffer for reception */
|
|
|
|
rt_uint8_t read_index, save_index;
|
|
|
|
rt_uint8_t rx_buffer[RT_UART_RX_BUFFER_SIZE];
|
|
|
|
} uart_device;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
|
|
|
void UART0_IRQHandler(void)
|
|
|
|
{
|
2015-10-30 17:19:53 +08:00
|
|
|
rt_ubase_t level, iir;
|
|
|
|
struct rt_uart_lpc *uart = &uart_device;
|
2021-03-17 02:26:35 +08:00
|
|
|
/* enter interrupt */
|
|
|
|
rt_interrupt_enter();
|
2013-01-08 22:40:58 +08:00
|
|
|
/* read IIR and clear it */
|
2015-10-30 17:19:53 +08:00
|
|
|
iir = LPC_UART->IIR;
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-10-30 17:19:53 +08:00
|
|
|
iir >>= 1; /* skip pending bit in IIR */
|
|
|
|
iir &= 0x07; /* check bit 1~3, interrupt identification */
|
2013-01-08 22:40:58 +08:00
|
|
|
|
2015-10-30 17:19:53 +08:00
|
|
|
if (iir == IIR_RDA) /* Receive Data Available */
|
|
|
|
{
|
|
|
|
/* Receive Data Available */
|
2013-01-08 22:40:58 +08:00
|
|
|
uart->rx_buffer[uart->save_index] = LPC_UART->RBR;
|
|
|
|
|
|
|
|
level = rt_hw_interrupt_disable();
|
2015-10-30 17:19:53 +08:00
|
|
|
uart->save_index ++;
|
2013-01-08 22:40:58 +08:00
|
|
|
if (uart->save_index >= RT_UART_RX_BUFFER_SIZE)
|
|
|
|
uart->save_index = 0;
|
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
|
2015-10-30 17:19:53 +08:00
|
|
|
/* invoke callback */
|
|
|
|
if (uart->parent.rx_indicate != RT_NULL)
|
|
|
|
{
|
|
|
|
rt_size_t length;
|
|
|
|
if (uart->read_index > uart->save_index)
|
2013-01-08 22:40:58 +08:00
|
|
|
length = RT_UART_RX_BUFFER_SIZE - uart->read_index + uart->save_index;
|
|
|
|
else
|
|
|
|
length = uart->save_index - uart->read_index;
|
|
|
|
|
|
|
|
uart->parent.rx_indicate(&uart->parent, length);
|
2015-10-30 17:19:53 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
else if (iir == IIR_RLS)
|
|
|
|
{
|
|
|
|
iir = LPC_UART->LSR; //oe pe fe oe read for clear interrupt
|
|
|
|
}
|
2021-03-17 02:26:35 +08:00
|
|
|
/* leave interrupt */
|
|
|
|
rt_interrupt_leave();
|
2015-10-30 17:19:53 +08:00
|
|
|
return;
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
2015-10-30 17:19:53 +08:00
|
|
|
static rt_err_t rt_uart_init(rt_device_t dev)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2015-10-30 17:19:53 +08:00
|
|
|
rt_uint32_t Fdiv;
|
|
|
|
rt_uint32_t pclkdiv, pclk;
|
|
|
|
|
|
|
|
/* Init UART Hardware */
|
|
|
|
if (LPC_UART == LPC_UART0)
|
|
|
|
{
|
|
|
|
LPC_PINCON->PINSEL0 &= ~0x000000F0;
|
|
|
|
LPC_PINCON->PINSEL0 |= 0x00000050; /* RxD0 is P0.3 and TxD0 is P0.2 */
|
|
|
|
/* By default, the PCLKSELx value is zero, thus, the PCLK for
|
|
|
|
all the peripherals is 1/4 of the SystemFrequency. */
|
|
|
|
/* Bit 6~7 is for UART0 */
|
|
|
|
pclkdiv = (LPC_SC->PCLKSEL0 >> 6) & 0x03;
|
|
|
|
switch (pclkdiv)
|
|
|
|
{
|
|
|
|
case 0x00:
|
|
|
|
default:
|
|
|
|
pclk = SystemCoreClock / 4;
|
|
|
|
break;
|
|
|
|
case 0x01:
|
|
|
|
pclk = SystemCoreClock;
|
|
|
|
break;
|
|
|
|
case 0x02:
|
|
|
|
pclk = SystemCoreClock / 2;
|
|
|
|
break;
|
|
|
|
case 0x03:
|
|
|
|
pclk = SystemCoreClock / 8;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
LPC_UART0->LCR = 0x83; /* 8 bits, no Parity, 1 Stop bit */
|
|
|
|
Fdiv = (pclk / 16) / UART_BAUDRATE; /*baud rate */
|
|
|
|
LPC_UART0->DLM = Fdiv / 256;
|
|
|
|
LPC_UART0->DLL = Fdiv % 256;
|
|
|
|
LPC_UART0->LCR = 0x03; /* DLAB = 0 */
|
|
|
|
LPC_UART0->FCR = 0x07; /* Enable and reset TX and RX FIFO. */
|
|
|
|
}
|
|
|
|
else if ((LPC_UART1_TypeDef *)LPC_UART == LPC_UART1)
|
|
|
|
{
|
|
|
|
LPC_PINCON->PINSEL4 &= ~0x0000000F;
|
|
|
|
LPC_PINCON->PINSEL4 |= 0x0000000A; /* Enable RxD1 P2.1, TxD1 P2.0 */
|
|
|
|
|
|
|
|
/* By default, the PCLKSELx value is zero, thus, the PCLK for
|
|
|
|
all the peripherals is 1/4 of the SystemFrequency. */
|
|
|
|
/* Bit 8,9 are for UART1 */
|
|
|
|
pclkdiv = (LPC_SC->PCLKSEL0 >> 8) & 0x03;
|
|
|
|
switch (pclkdiv)
|
|
|
|
{
|
|
|
|
case 0x00:
|
|
|
|
default:
|
|
|
|
pclk = SystemCoreClock / 4;
|
|
|
|
break;
|
|
|
|
case 0x01:
|
|
|
|
pclk = SystemCoreClock;
|
|
|
|
break;
|
|
|
|
case 0x02:
|
|
|
|
pclk = SystemCoreClock / 2;
|
|
|
|
break;
|
|
|
|
case 0x03:
|
|
|
|
pclk = SystemCoreClock / 8;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
LPC_UART1->LCR = 0x83; /* 8 bits, no Parity, 1 Stop bit */
|
|
|
|
Fdiv = (pclk / 16) / UART_BAUDRATE ; /*baud rate */
|
|
|
|
LPC_UART1->DLM = Fdiv / 256;
|
|
|
|
LPC_UART1->DLL = Fdiv % 256;
|
|
|
|
LPC_UART1->LCR = 0x03; /* DLAB = 0 */
|
|
|
|
LPC_UART1->FCR = 0x07; /* Enable and reset TX and RX FIFO. */
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Ensure a clean start, no data in either TX or RX FIFO. */
|
|
|
|
while ((LPC_UART->LSR & (LSR_THRE | LSR_TEMT)) != (LSR_THRE | LSR_TEMT));
|
|
|
|
while (LPC_UART->LSR & LSR_RDR)
|
|
|
|
{
|
|
|
|
Fdiv = LPC_UART->RBR; /* Dump data from RX FIFO */
|
|
|
|
}
|
|
|
|
LPC_UART->IER = IER_RBR | IER_THRE | IER_RLS; /* Enable UART interrupt */
|
|
|
|
|
|
|
|
return RT_EOK;
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static rt_err_t rt_uart_open(rt_device_t dev, rt_uint16_t oflag)
|
|
|
|
{
|
2015-10-30 17:19:53 +08:00
|
|
|
RT_ASSERT(dev != RT_NULL);
|
|
|
|
if (dev->flag & RT_DEVICE_FLAG_INT_RX)
|
|
|
|
{
|
|
|
|
/* Enable the UART Interrupt */
|
|
|
|
NVIC_EnableIRQ(UART_IRQn);
|
|
|
|
}
|
|
|
|
|
|
|
|
return RT_EOK;
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static rt_err_t rt_uart_close(rt_device_t dev)
|
|
|
|
{
|
2015-10-30 17:19:53 +08:00
|
|
|
RT_ASSERT(dev != RT_NULL);
|
|
|
|
if (dev->flag & RT_DEVICE_FLAG_INT_RX)
|
|
|
|
{
|
|
|
|
/* Disable the UART Interrupt */
|
|
|
|
NVIC_DisableIRQ(UART_IRQn);
|
|
|
|
}
|
|
|
|
|
|
|
|
return RT_EOK;
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
2015-10-30 17:19:53 +08:00
|
|
|
static rt_size_t rt_uart_read(rt_device_t dev, rt_off_t pos, void *buffer, rt_size_t size)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2015-10-30 17:19:53 +08:00
|
|
|
rt_uint8_t *ptr;
|
|
|
|
struct rt_uart_lpc *uart = (struct rt_uart_lpc *)dev;
|
|
|
|
RT_ASSERT(uart != RT_NULL);
|
|
|
|
|
|
|
|
/* point to buffer */
|
|
|
|
ptr = (rt_uint8_t *) buffer;
|
|
|
|
if (dev->flag & RT_DEVICE_FLAG_INT_RX)
|
|
|
|
{
|
|
|
|
while (size)
|
|
|
|
{
|
|
|
|
/* interrupt receive */
|
|
|
|
rt_base_t level;
|
|
|
|
|
|
|
|
/* disable interrupt */
|
|
|
|
level = rt_hw_interrupt_disable();
|
|
|
|
if (uart->read_index != uart->save_index)
|
|
|
|
{
|
|
|
|
*ptr = uart->rx_buffer[uart->read_index];
|
|
|
|
|
|
|
|
uart->read_index ++;
|
|
|
|
if (uart->read_index >= RT_UART_RX_BUFFER_SIZE)
|
|
|
|
uart->read_index = 0;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
/* no data in rx buffer */
|
|
|
|
|
|
|
|
/* enable interrupt */
|
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* enable interrupt */
|
|
|
|
rt_hw_interrupt_enable(level);
|
|
|
|
|
|
|
|
ptr ++;
|
|
|
|
size --;
|
|
|
|
}
|
|
|
|
|
|
|
|
return (rt_uint32_t)ptr - (rt_uint32_t)buffer;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
2015-10-30 17:19:53 +08:00
|
|
|
static rt_size_t rt_uart_write(rt_device_t dev, rt_off_t pos, const void *buffer, rt_size_t size)
|
2013-01-08 22:40:58 +08:00
|
|
|
{
|
2015-10-30 17:19:53 +08:00
|
|
|
char *ptr;
|
|
|
|
ptr = (char *)buffer;
|
|
|
|
|
|
|
|
if (dev->flag & RT_DEVICE_FLAG_STREAM)
|
|
|
|
{
|
|
|
|
/* stream mode */
|
|
|
|
while (size)
|
|
|
|
{
|
|
|
|
if (*ptr == '\n')
|
|
|
|
{
|
|
|
|
/* THRE status, contain valid data */
|
|
|
|
while (!(LPC_UART->LSR & LSR_THRE));
|
|
|
|
/* write data */
|
|
|
|
LPC_UART->THR = '\r';
|
|
|
|
}
|
|
|
|
|
|
|
|
/* THRE status, contain valid data */
|
|
|
|
while (!(LPC_UART->LSR & LSR_THRE));
|
|
|
|
/* write data */
|
|
|
|
LPC_UART->THR = *ptr;
|
|
|
|
|
|
|
|
ptr ++;
|
|
|
|
size --;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
while (size != 0)
|
|
|
|
{
|
|
|
|
/* THRE status, contain valid data */
|
|
|
|
while (!(LPC_UART->LSR & LSR_THRE));
|
|
|
|
|
|
|
|
/* write data */
|
|
|
|
LPC_UART->THR = *ptr;
|
|
|
|
|
|
|
|
ptr++;
|
|
|
|
size--;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return (rt_size_t) ptr - (rt_size_t) buffer;
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void rt_hw_uart_init(void)
|
|
|
|
{
|
2015-10-30 17:19:53 +08:00
|
|
|
struct rt_uart_lpc *uart;
|
|
|
|
|
|
|
|
/* get uart device */
|
|
|
|
uart = &uart_device;
|
|
|
|
|
|
|
|
/* device initialization */
|
|
|
|
uart->parent.type = RT_Device_Class_Char;
|
|
|
|
rt_memset(uart->rx_buffer, 0, sizeof(uart->rx_buffer));
|
|
|
|
uart->read_index = uart->save_index = 0;
|
|
|
|
|
|
|
|
/* device interface */
|
|
|
|
uart->parent.init = rt_uart_init;
|
|
|
|
uart->parent.open = rt_uart_open;
|
|
|
|
uart->parent.close = rt_uart_close;
|
|
|
|
uart->parent.read = rt_uart_read;
|
|
|
|
uart->parent.write = rt_uart_write;
|
|
|
|
uart->parent.control = RT_NULL;
|
|
|
|
uart->parent.user_data = RT_NULL;
|
|
|
|
|
|
|
|
rt_device_register(&uart->parent,
|
|
|
|
"uart0", RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_STREAM | RT_DEVICE_FLAG_INT_RX);
|
2013-01-08 22:40:58 +08:00
|
|
|
}
|
|
|
|
#endif /* end of UART */
|
|
|
|
|
|
|
|
/*@}*/
|