2018-12-26 18:02:25 +08:00
|
|
|
/*
|
2021-03-08 22:40:39 +08:00
|
|
|
* Copyright (c) 2006-2021, RT-Thread Development Team
|
2018-12-26 18:02:25 +08:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*
|
|
|
|
* Change Logs:
|
|
|
|
* Date Author Notes
|
2021-03-08 22:40:39 +08:00
|
|
|
* 2018-12-22 zylx first version
|
2018-12-26 18:02:25 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __QSPI_CONFIG_H__
|
|
|
|
#define __QSPI_CONFIG_H__
|
|
|
|
|
|
|
|
#include <rtthread.h>
|
|
|
|
|
2019-01-09 10:10:39 +08:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
2018-12-26 18:02:25 +08:00
|
|
|
#ifdef BSP_USING_QSPI
|
|
|
|
#ifndef QSPI_BUS_CONFIG
|
|
|
|
#define QSPI_BUS_CONFIG \
|
|
|
|
{ \
|
|
|
|
.Instance = QUADSPI, \
|
|
|
|
.Init.FifoThreshold = 4, \
|
|
|
|
.Init.SampleShifting = QSPI_SAMPLE_SHIFTING_HALFCYCLE, \
|
|
|
|
.Init.ChipSelectHighTime = QSPI_CS_HIGH_TIME_4_CYCLE, \
|
|
|
|
}
|
|
|
|
#endif /* QSPI_BUS_CONFIG */
|
|
|
|
#endif /* BSP_USING_QSPI */
|
2019-01-08 11:58:57 +08:00
|
|
|
|
2018-12-26 18:02:25 +08:00
|
|
|
#ifdef BSP_QSPI_USING_DMA
|
|
|
|
#ifndef QSPI_DMA_CONFIG
|
|
|
|
#define QSPI_DMA_CONFIG \
|
|
|
|
{ \
|
2019-01-08 11:58:57 +08:00
|
|
|
.Instance = QSPI_DMA_INSTANCE, \
|
|
|
|
.Init.Channel = QSPI_DMA_CHANNEL, \
|
2018-12-26 18:02:25 +08:00
|
|
|
.Init.Direction = DMA_PERIPH_TO_MEMORY, \
|
|
|
|
.Init.PeriphInc = DMA_PINC_DISABLE, \
|
|
|
|
.Init.MemInc = DMA_MINC_ENABLE, \
|
|
|
|
.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE, \
|
|
|
|
.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE, \
|
|
|
|
.Init.Mode = DMA_NORMAL, \
|
|
|
|
.Init.Priority = DMA_PRIORITY_LOW \
|
|
|
|
}
|
|
|
|
#endif /* QSPI_DMA_CONFIG */
|
|
|
|
#endif /* BSP_QSPI_USING_DMA */
|
|
|
|
|
|
|
|
#define QSPI_IRQn QUADSPI_IRQn
|
|
|
|
#define QSPI_IRQHandler QUADSPI_IRQHandler
|
|
|
|
|
2019-01-09 10:10:39 +08:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2018-12-26 18:02:25 +08:00
|
|
|
#endif /* __QSPI_CONFIG_H__ */
|