2020-12-31 09:48:36 +08:00
|
|
|
/*
|
2021-04-21 14:05:02 +08:00
|
|
|
* Copyright (c) 2006-2021, RT-Thread Development Team
|
2020-12-31 09:48:36 +08:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*
|
|
|
|
* Change Logs:
|
|
|
|
* Date Author Notes
|
|
|
|
* 2020/12/31 Bernard Add license info
|
|
|
|
*/
|
|
|
|
|
2017-11-30 16:33:16 +08:00
|
|
|
#include <board.h>
|
|
|
|
#include <rtthread.h>
|
|
|
|
#include <netif/ethernetif.h>
|
|
|
|
#include <lwipopts.h>
|
2019-05-12 21:53:47 +08:00
|
|
|
#include <automac.h>
|
2021-12-04 01:03:26 +08:00
|
|
|
#include "delay.h"
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
#define MAX_ADDR_LEN 6
|
|
|
|
#define SMC911X_EMAC_DEVICE(eth) (struct eth_device_smc911x*)(eth)
|
|
|
|
|
|
|
|
#include "drv_smc911x.h"
|
|
|
|
|
|
|
|
#define DRIVERNAME "EMAC"
|
|
|
|
|
|
|
|
struct eth_device_smc911x
|
|
|
|
{
|
|
|
|
/* inherit from Ethernet device */
|
|
|
|
struct eth_device parent;
|
|
|
|
/* interface address info. */
|
|
|
|
rt_uint8_t enetaddr[MAX_ADDR_LEN]; /* MAC address */
|
|
|
|
|
|
|
|
uint32_t iobase;
|
|
|
|
uint32_t irqno;
|
|
|
|
};
|
|
|
|
static struct eth_device_smc911x _emac;
|
|
|
|
|
|
|
|
#if defined (CONFIG_SMC911X_32_BIT)
|
|
|
|
rt_inline uint32_t smc911x_reg_read(struct eth_device_smc911x *dev, uint32_t offset)
|
|
|
|
{
|
2021-04-21 14:05:02 +08:00
|
|
|
return *(volatile uint32_t *)(dev->iobase + offset);
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
rt_inline void smc911x_reg_write(struct eth_device_smc911x *dev, uint32_t offset, uint32_t val)
|
|
|
|
{
|
2021-04-21 14:05:02 +08:00
|
|
|
*(volatile uint32_t *)(dev->iobase + offset) = val;
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
#elif defined (CONFIG_SMC911X_16_BIT)
|
|
|
|
rt_inline uint32_t smc911x_reg_read(struct eth_device_smc911x *dev, uint32_t offset)
|
|
|
|
{
|
|
|
|
volatile uint16_t *addr_16 = (uint16_t *)(dev->iobase + offset);
|
|
|
|
return ((*addr_16 & 0x0000ffff) | (*(addr_16 + 1) << 16));
|
|
|
|
}
|
|
|
|
|
|
|
|
rt_inline void smc911x_reg_write(struct eth_device_smc911x *dev, uint32_t offset, uint32_t val)
|
|
|
|
{
|
|
|
|
*(volatile uint16_t *)(dev->iobase + offset) = (uint16_t)val;
|
|
|
|
*(volatile uint16_t *)(dev->iobase + offset + 2) = (uint16_t)(val >> 16);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#error "SMC911X: undefined bus width"
|
|
|
|
#endif /* CONFIG_SMC911X_16_BIT */
|
|
|
|
|
|
|
|
struct chip_id
|
|
|
|
{
|
|
|
|
uint16_t id;
|
|
|
|
char *name;
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct chip_id chip_ids[] =
|
|
|
|
{
|
2021-04-21 14:05:02 +08:00
|
|
|
{ LAN9118_ID_89218, "LAN89218" },
|
2021-04-21 10:33:58 +08:00
|
|
|
{ LAN9118_ID_9115, "LAN9115" },
|
|
|
|
{ LAN9118_ID_9116, "LAN9116" },
|
|
|
|
{ LAN9118_ID_9117, "LAN9117" },
|
|
|
|
{ LAN9118_ID_9118, "LAN9118" },
|
|
|
|
{ LAN9210_ID_9211, "LAN9211" },
|
|
|
|
{ LAN9218_ID_9215, "LAN9215" },
|
2021-04-21 14:05:02 +08:00
|
|
|
{ LAN9218_ID_9216, "LAN9216" },
|
2021-04-21 10:33:58 +08:00
|
|
|
{ LAN9218_ID_9217, "LAN9217" },
|
|
|
|
{ LAN9218_ID_9218, "LAN9218" },
|
|
|
|
{ LAN9220_ID_9220, "LAN9220" },
|
|
|
|
{ LAN9220_ID_9221, "LAN9221" },
|
2017-11-30 16:33:16 +08:00
|
|
|
{ 0, RT_NULL },
|
|
|
|
};
|
|
|
|
|
|
|
|
static uint32_t smc911x_get_mac_csr(struct eth_device_smc911x *dev, uint8_t reg)
|
|
|
|
{
|
2021-04-21 14:05:02 +08:00
|
|
|
while (smc911x_reg_read(dev, LAN9118_MAC_CSR_CMD) & LAN9118_MAC_CSR_CMD_BUSY) ;
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 14:05:02 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_MAC_CSR_CMD, LAN9118_MAC_CSR_CMD_BUSY | LAN9118_MAC_CSR_CMD_R | reg);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 14:05:02 +08:00
|
|
|
while (smc911x_reg_read(dev, LAN9118_MAC_CSR_CMD) & LAN9118_MAC_CSR_CMD_BUSY) ;
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
return smc911x_reg_read(dev, LAN9118_MAC_CSR_DATA);
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void smc911x_set_mac_csr(struct eth_device_smc911x *dev, uint8_t reg, uint32_t data)
|
|
|
|
{
|
2021-04-21 14:05:02 +08:00
|
|
|
while (smc911x_reg_read(dev, LAN9118_MAC_CSR_CMD) & LAN9118_MAC_CSR_CMD_BUSY) ;
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_MAC_CSR_DATA, data);
|
2021-04-21 14:05:02 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_MAC_CSR_CMD, LAN9118_MAC_CSR_CMD_BUSY | reg);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 14:05:02 +08:00
|
|
|
while (smc911x_reg_read(dev, LAN9118_MAC_CSR_CMD) & LAN9118_MAC_CSR_CMD_BUSY) ;
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int smc911x_detect_chip(struct eth_device_smc911x *dev)
|
|
|
|
{
|
|
|
|
unsigned long val, i;
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
val = smc911x_reg_read(dev, LAN9118_BYTE_TEST);
|
2017-11-30 16:33:16 +08:00
|
|
|
if (val == 0xffffffff)
|
|
|
|
{
|
|
|
|
/* Special case -- no chip present */
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
else if (val != 0x87654321)
|
|
|
|
{
|
|
|
|
rt_kprintf(DRIVERNAME ": Invalid chip endian 0x%08lx\n", val);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
val = smc911x_reg_read(dev, LAN9118_ID_REV) >> 16;
|
2017-11-30 16:33:16 +08:00
|
|
|
for (i = 0; chip_ids[i].id != 0; i++)
|
|
|
|
{
|
|
|
|
if (chip_ids[i].id == val) break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!chip_ids[i].id)
|
|
|
|
{
|
|
|
|
rt_kprintf(DRIVERNAME ": Unknown chip ID %04lx\n", val);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void smc911x_reset(struct eth_device_smc911x *dev)
|
|
|
|
{
|
|
|
|
int timeout;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Take out of PM setting first
|
2021-04-21 10:33:58 +08:00
|
|
|
* Device is already wake up if LAN9118_PMT_CTRL_READY bit is set
|
2017-11-30 16:33:16 +08:00
|
|
|
*/
|
2021-04-21 10:33:58 +08:00
|
|
|
if ((smc911x_reg_read(dev, LAN9118_PMT_CTRL) & LAN9118_PMT_CTRL_READY) == 0)
|
2017-11-30 16:33:16 +08:00
|
|
|
{
|
|
|
|
/* Write to the bytetest will take out of powerdown */
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_BYTE_TEST, 0x0);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
timeout = 10;
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
while (timeout-- && !(smc911x_reg_read(dev, LAN9118_PMT_CTRL) & LAN9118_PMT_CTRL_READY))
|
2017-11-30 16:33:16 +08:00
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
if (timeout < 0)
|
|
|
|
{
|
|
|
|
rt_kprintf(DRIVERNAME
|
|
|
|
": timeout waiting for PM restore\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Disable interrupts */
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_INT_EN, 0);
|
|
|
|
smc911x_reg_write(dev, LAN9118_HW_CFG, LAN9118_HW_CFG_SRST);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
timeout = 1000;
|
2021-04-21 14:05:02 +08:00
|
|
|
while (timeout-- && smc911x_reg_read(dev, LAN9118_E2P_CMD) & LAN9118_E2P_CMD)
|
2017-11-30 16:33:16 +08:00
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
if (timeout < 0)
|
|
|
|
{
|
|
|
|
rt_kprintf(DRIVERNAME ": reset timeout\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Reset the FIFO level and flow control settings */
|
2021-04-21 14:05:02 +08:00
|
|
|
smc911x_set_mac_csr(dev, LAN9118_FLOW, LAN9118_FLOW_FCPT(0xffff) | LAN9118_FLOW_FCEN);
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_AFC_CFG, 0x0050287F);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
/* Set to LED outputs */
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_GPIO_CFG, 0x70070000);
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void smc911x_handle_mac_address(struct eth_device_smc911x *dev)
|
|
|
|
{
|
|
|
|
unsigned long addrh, addrl;
|
|
|
|
uint8_t *m = dev->enetaddr;
|
|
|
|
|
|
|
|
addrl = m[0] | (m[1] << 8) | (m[2] << 16) | (m[3] << 24);
|
|
|
|
addrh = m[4] | (m[5] << 8);
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_set_mac_csr(dev, LAN9118_ADDRL, addrl);
|
|
|
|
smc911x_set_mac_csr(dev, LAN9118_ADDRH, addrh);
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int smc911x_eth_phy_read(struct eth_device_smc911x *dev,
|
|
|
|
uint8_t phy, uint8_t reg, uint16_t *val)
|
|
|
|
{
|
2021-04-21 10:33:58 +08:00
|
|
|
while (smc911x_get_mac_csr(dev, LAN9118_MII_ACC) & LAN9118_MII_ACC_MIIBZY) ;
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_set_mac_csr(dev, LAN9118_MII_ACC, phy << 11 | reg << 6 | LAN9118_MII_ACC_MIIBZY);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
while (smc911x_get_mac_csr(dev, LAN9118_MII_ACC) & LAN9118_MII_ACC_MIIBZY) ;
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
*val = smc911x_get_mac_csr(dev, LAN9118_MII_DATA);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int smc911x_eth_phy_write(struct eth_device_smc911x *dev,
|
|
|
|
uint8_t phy, uint8_t reg, uint16_t val)
|
|
|
|
{
|
2021-04-21 10:33:58 +08:00
|
|
|
while (smc911x_get_mac_csr(dev, LAN9118_MII_ACC) & LAN9118_MII_ACC_MIIBZY)
|
2017-11-30 16:33:16 +08:00
|
|
|
;
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_set_mac_csr(dev, LAN9118_MII_DATA, val);
|
|
|
|
smc911x_set_mac_csr(dev, LAN9118_MII_ACC,
|
|
|
|
phy << 11 | reg << 6 | LAN9118_MII_ACC_MIIBZY | LAN9118_MII_ACC_MIIWNR);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
while (smc911x_get_mac_csr(dev, LAN9118_MII_ACC) & LAN9118_MII_ACC_MIIBZY)
|
2017-11-30 16:33:16 +08:00
|
|
|
;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int smc911x_phy_reset(struct eth_device_smc911x *dev)
|
|
|
|
{
|
|
|
|
uint32_t reg;
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
reg = smc911x_reg_read(dev, LAN9118_PMT_CTRL);
|
2017-11-30 16:33:16 +08:00
|
|
|
reg &= ~0xfffff030;
|
2021-04-21 10:33:58 +08:00
|
|
|
reg |= LAN9118_PMT_CTRL_PHY_RST;
|
|
|
|
smc911x_reg_write(dev, LAN9118_PMT_CTRL, reg);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
mdelay(100);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void smc911x_phy_configure(struct eth_device_smc911x *dev)
|
|
|
|
{
|
|
|
|
int timeout;
|
|
|
|
uint16_t status;
|
|
|
|
|
|
|
|
smc911x_phy_reset(dev);
|
|
|
|
|
2021-04-21 14:05:02 +08:00
|
|
|
smc911x_eth_phy_write(dev, 1, LAN9118_MII_BMCR, LAN9118_BMCR_RESET);
|
2017-11-30 16:33:16 +08:00
|
|
|
mdelay(1);
|
2021-04-21 14:05:02 +08:00
|
|
|
smc911x_eth_phy_write(dev, 1, LAN9118_MII_ADVERTISE, 0x01e1);
|
|
|
|
smc911x_eth_phy_write(dev, 1, LAN9118_MII_BMCR, LAN9118_BMCR_ANENABLE | LAN9118_BMCR_ANRESTART);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
timeout = 5000;
|
|
|
|
do
|
|
|
|
{
|
|
|
|
mdelay(1);
|
|
|
|
if ((timeout--) == 0)
|
|
|
|
goto err_out;
|
|
|
|
|
2021-04-21 14:05:02 +08:00
|
|
|
if (smc911x_eth_phy_read(dev, 1, LAN9118_MII_BMSR, &status) != 0)
|
2017-11-30 16:33:16 +08:00
|
|
|
goto err_out;
|
|
|
|
}
|
2021-04-21 14:05:02 +08:00
|
|
|
while (!(status & LAN9118_BMSR_LSTATUS));
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
err_out:
|
|
|
|
rt_kprintf(DRIVERNAME ": autonegotiation timed out\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
static void smc911x_enable(struct eth_device_smc911x *dev)
|
|
|
|
{
|
|
|
|
/* Enable TX */
|
2021-04-21 14:05:02 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_HW_CFG, 8 << 16 | LAN9118_HW_CFG_SF);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 14:05:02 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_GPT_CFG, LAN9118_GPT_CFG_TIMER_EN | 10000);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_TX_CFG, LAN9118_TX_CFG_TX_ON);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
/* no padding to start of packets */
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(dev, LAN9118_RX_CFG, 0);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_set_mac_csr(dev, LAN9118_MAC_CR, LAN9118_MAC_CR_TXEN | LAN9118_MAC_CR_RXEN |
|
2021-04-21 14:05:02 +08:00
|
|
|
LAN9118_MAC_CR_HBDIS);
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
|
|
|
|
/* wrapper for smc911x_eth_phy_read */
|
|
|
|
static int smc911x_miiphy_read(struct mii_dev *bus, int phy, int devad,
|
|
|
|
int reg)
|
|
|
|
{
|
|
|
|
uint16_t val = 0;
|
|
|
|
struct eth_device_smc911x *dev = eth_get_dev_by_name(bus->name);
|
|
|
|
if (dev)
|
|
|
|
{
|
|
|
|
int retval = smc911x_eth_phy_read(dev, phy, reg, &val);
|
|
|
|
if (retval < 0)
|
|
|
|
return retval;
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* wrapper for smc911x_eth_phy_write */
|
|
|
|
static int smc911x_miiphy_write(struct mii_dev *bus, int phy, int devad,
|
|
|
|
int reg, uint16_t val)
|
|
|
|
{
|
|
|
|
struct eth_device_smc911x *dev = eth_get_dev_by_name(bus->name);
|
|
|
|
if (dev)
|
|
|
|
return smc911x_eth_phy_write(dev, phy, reg, val);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static void smc911x_isr(int vector, void *param)
|
|
|
|
{
|
|
|
|
uint32_t status;
|
|
|
|
struct eth_device_smc911x *emac;
|
|
|
|
|
|
|
|
emac = SMC911X_EMAC_DEVICE(param);
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
status = smc911x_reg_read(emac, LAN9118_INT_STS);
|
2021-04-21 14:05:02 +08:00
|
|
|
|
|
|
|
if (status & LAN9118_INT_STS_RSFL)
|
2017-11-30 16:33:16 +08:00
|
|
|
{
|
|
|
|
eth_device_ready(&emac->parent);
|
|
|
|
}
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(emac, LAN9118_INT_STS, status);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
return ;
|
|
|
|
}
|
|
|
|
|
|
|
|
static rt_err_t smc911x_emac_init(rt_device_t dev)
|
|
|
|
{
|
|
|
|
// uint32_t value;
|
|
|
|
struct eth_device_smc911x *emac;
|
|
|
|
|
|
|
|
emac = SMC911X_EMAC_DEVICE(dev);
|
|
|
|
RT_ASSERT(emac != RT_NULL);
|
|
|
|
|
|
|
|
smc911x_reset(emac);
|
|
|
|
|
|
|
|
/* Configure the PHY, initialize the link state */
|
|
|
|
smc911x_phy_configure(emac);
|
|
|
|
smc911x_handle_mac_address(emac);
|
|
|
|
|
|
|
|
/* Turn on Tx + Rx */
|
|
|
|
smc911x_enable(emac);
|
|
|
|
|
|
|
|
#if 1
|
|
|
|
/* Interrupt on every received packet */
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(emac, LAN9118_FIFO_INT, 0x01 << 8);
|
2021-04-21 14:05:02 +08:00
|
|
|
smc911x_reg_write(emac, LAN9118_INT_EN, LAN9118_INT_EN_RDFL_EN | LAN9118_INT_RSFL);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
/* enable interrupt */
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(emac, LAN9118_IRQ_CFG, LAN9118_IRQ_CFG_IRQ_EN | LAN9118_IRQ_CFG_IRQ_POL | LAN9118_IRQ_CFG_IRQ_TYPE);
|
2017-11-30 16:33:16 +08:00
|
|
|
#else
|
|
|
|
|
|
|
|
/* disable interrupt */
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(emac, LAN9118_INT_EN, 0);
|
|
|
|
value = smc911x_reg_read(emac, LAN9118_IRQ_CFG);
|
|
|
|
value &= ~LAN9118_IRQ_CFG_IRQ_EN;
|
|
|
|
smc911x_reg_write(emac, LAN9118_IRQ_CFG, value);
|
2017-11-30 16:33:16 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
rt_hw_interrupt_install(emac->irqno, smc911x_isr, emac, "smc911x");
|
|
|
|
rt_hw_interrupt_umask(emac->irqno);
|
|
|
|
|
|
|
|
return RT_EOK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static rt_err_t smc911x_emac_control(rt_device_t dev, int cmd, void *args)
|
|
|
|
{
|
|
|
|
struct eth_device_smc911x *emac;
|
|
|
|
|
|
|
|
emac = SMC911X_EMAC_DEVICE(dev);
|
|
|
|
RT_ASSERT(emac != RT_NULL);
|
|
|
|
|
2021-04-21 14:05:02 +08:00
|
|
|
switch (cmd)
|
2017-11-30 16:33:16 +08:00
|
|
|
{
|
|
|
|
case NIOCTL_GADDR:
|
|
|
|
/* get MAC address */
|
2021-04-21 14:05:02 +08:00
|
|
|
if (args) rt_memcpy(args, emac->enetaddr, 6);
|
2017-11-30 16:33:16 +08:00
|
|
|
else return -RT_ERROR;
|
|
|
|
break;
|
|
|
|
default :
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return RT_EOK;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Ethernet device interface */
|
|
|
|
/* transmit packet. */
|
|
|
|
static uint8_t tx_buf[2048];
|
2021-04-21 14:05:02 +08:00
|
|
|
rt_err_t smc911x_emac_tx(rt_device_t dev, struct pbuf *p)
|
2017-11-30 16:33:16 +08:00
|
|
|
{
|
|
|
|
struct eth_device_smc911x *emac;
|
|
|
|
|
|
|
|
uint32_t *data;
|
|
|
|
uint32_t tmplen;
|
|
|
|
uint32_t status;
|
|
|
|
uint32_t length;
|
|
|
|
|
|
|
|
emac = SMC911X_EMAC_DEVICE(dev);
|
|
|
|
RT_ASSERT(emac != RT_NULL);
|
|
|
|
|
|
|
|
/* copy pbuf to a whole ETH frame */
|
|
|
|
pbuf_copy_partial(p, tx_buf, p->tot_len, 0);
|
|
|
|
|
|
|
|
/* send it out */
|
2021-04-21 14:05:02 +08:00
|
|
|
data = (uint32_t *)tx_buf;
|
2017-11-30 16:33:16 +08:00
|
|
|
length = p->tot_len;
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(emac, LAN9118_TXDFIFOP, LAN9118_TXC_A_FS | LAN9118_TXC_A_LS | length);
|
|
|
|
smc911x_reg_write(emac, LAN9118_TXDFIFOP, length);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
tmplen = (length + 3) / 4;
|
|
|
|
while (tmplen--)
|
|
|
|
{
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(emac, LAN9118_TXDFIFOP, *data++);
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* wait for transmission */
|
2021-04-21 14:05:02 +08:00
|
|
|
while (!(LAN9118_TX_FIFO_INF_TXSUSED(smc911x_reg_read(emac, LAN9118_TX_FIFO_INF))));
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
/* get status. Ignore 'no carrier' error, it has no meaning for
|
|
|
|
* full duplex operation
|
|
|
|
*/
|
2021-04-21 10:33:58 +08:00
|
|
|
status = smc911x_reg_read(emac, LAN9118_TXSFIFOP) &
|
|
|
|
(LAN9118_TXS_LOC | LAN9118_TXS_LCOL | LAN9118_TXS_ECOL |
|
2021-04-21 14:05:02 +08:00
|
|
|
LAN9118_TXS_ED | LAN9118_TX_STS_UNDERRUN);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
if (!status) return 0;
|
|
|
|
|
|
|
|
rt_kprintf(DRIVERNAME ": failed to send packet: %s%s%s%s%s\n",
|
2021-04-21 10:33:58 +08:00
|
|
|
status & LAN9118_TXS_LOC ? "LAN9118_TXS_LOC " : "",
|
|
|
|
status & LAN9118_TXS_LCOL ? "LAN9118_TXS_LCOL " : "",
|
|
|
|
status & LAN9118_TXS_ECOL ? "LAN9118_TXS_ECOL " : "",
|
|
|
|
status & LAN9118_TXS_ED ? "LAN9118_TXS_ED " : "",
|
2021-04-21 14:05:02 +08:00
|
|
|
status & LAN9118_TX_STS_UNDERRUN ? "LAN9118_TX_STS_UNDERRUN" : "");
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
return -RT_EIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* reception packet. */
|
|
|
|
struct pbuf *smc911x_emac_rx(rt_device_t dev)
|
|
|
|
{
|
2021-04-21 14:05:02 +08:00
|
|
|
struct pbuf *p = RT_NULL;
|
2017-11-30 16:33:16 +08:00
|
|
|
struct eth_device_smc911x *emac;
|
|
|
|
|
|
|
|
emac = SMC911X_EMAC_DEVICE(dev);
|
|
|
|
RT_ASSERT(emac != RT_NULL);
|
|
|
|
|
|
|
|
/* take the emac buffer to the pbuf */
|
2021-04-21 14:05:02 +08:00
|
|
|
if (LAN9118_RX_FIFO_INF_RXSUSED(smc911x_reg_read(emac, LAN9118_RX_FIFO_INF)))
|
2017-11-30 16:33:16 +08:00
|
|
|
{
|
|
|
|
uint32_t status;
|
|
|
|
uint32_t pktlen, tmplen;
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
status = smc911x_reg_read(emac, LAN9118_RXSFIFOP);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
/* get frame length */
|
2021-04-21 14:05:02 +08:00
|
|
|
pktlen = (status & LAN9118_RX_STS_PKT_LEN) >> 16;
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(emac, LAN9118_RX_CFG, 0);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
tmplen = (pktlen + 3) / 4;
|
|
|
|
|
|
|
|
/* allocate pbuf */
|
2018-07-19 10:07:27 +08:00
|
|
|
p = pbuf_alloc(PBUF_RAW, tmplen * 4, PBUF_RAM);
|
2017-11-30 16:33:16 +08:00
|
|
|
if (p)
|
|
|
|
{
|
|
|
|
uint32_t *data = (uint32_t *)p->payload;
|
|
|
|
while (tmplen--)
|
|
|
|
{
|
2021-04-21 10:33:58 +08:00
|
|
|
*data++ = smc911x_reg_read(emac, LAN9118_RXDFIFOP);
|
2017-11-30 16:33:16 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-04-21 10:33:58 +08:00
|
|
|
if (status & LAN9118_RXS_ES)
|
2017-11-30 16:33:16 +08:00
|
|
|
{
|
|
|
|
rt_kprintf(DRIVERNAME ": dropped bad packet. Status: 0x%08x\n", status);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return p;
|
|
|
|
}
|
|
|
|
|
2018-06-10 17:59:17 +08:00
|
|
|
#ifdef RT_USING_DEVICE_OPS
|
2021-04-21 14:05:02 +08:00
|
|
|
const static struct rt_device_ops smc911x_emac_ops =
|
2018-06-10 17:59:17 +08:00
|
|
|
{
|
|
|
|
smc911x_emac_init,
|
|
|
|
RT_NULL,
|
|
|
|
RT_NULL,
|
|
|
|
RT_NULL,
|
|
|
|
RT_NULL,
|
|
|
|
smc911x_emac_control
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2017-11-30 16:33:16 +08:00
|
|
|
int smc911x_emac_hw_init(void)
|
|
|
|
{
|
|
|
|
_emac.iobase = VEXPRESS_ETH_BASE;
|
|
|
|
_emac.irqno = IRQ_VEXPRESS_A9_ETH;
|
|
|
|
|
|
|
|
if (smc911x_detect_chip(&_emac))
|
|
|
|
{
|
|
|
|
rt_kprintf("no smc911x network interface found!\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set INT CFG */
|
2021-04-21 10:33:58 +08:00
|
|
|
smc911x_reg_write(&_emac, LAN9118_IRQ_CFG, LAN9118_IRQ_CFG_IRQ_POL | LAN9118_IRQ_CFG_IRQ_TYPE);
|
2017-11-30 16:33:16 +08:00
|
|
|
|
|
|
|
/* test MAC address */
|
2019-05-12 21:53:47 +08:00
|
|
|
_emac.enetaddr[0] = AUTOMAC0;
|
|
|
|
_emac.enetaddr[1] = AUTOMAC1;
|
|
|
|
_emac.enetaddr[2] = AUTOMAC2;
|
|
|
|
_emac.enetaddr[3] = AUTOMAC3;
|
|
|
|
_emac.enetaddr[4] = AUTOMAC4;
|
|
|
|
_emac.enetaddr[5] = AUTOMAC5;
|
2017-11-30 16:33:16 +08:00
|
|
|
|
2018-06-10 17:59:17 +08:00
|
|
|
#ifdef RT_USING_DEVICE_OPS
|
|
|
|
_emac.parent.parent.ops = &smc911x_emac_ops;
|
|
|
|
#else
|
2017-11-30 16:33:16 +08:00
|
|
|
_emac.parent.parent.init = smc911x_emac_init;
|
|
|
|
_emac.parent.parent.open = RT_NULL;
|
|
|
|
_emac.parent.parent.close = RT_NULL;
|
|
|
|
_emac.parent.parent.read = RT_NULL;
|
|
|
|
_emac.parent.parent.write = RT_NULL;
|
|
|
|
_emac.parent.parent.control = smc911x_emac_control;
|
2018-06-10 17:59:17 +08:00
|
|
|
#endif
|
2017-11-30 16:33:16 +08:00
|
|
|
_emac.parent.parent.user_data = RT_NULL;
|
|
|
|
_emac.parent.eth_rx = smc911x_emac_rx;
|
|
|
|
_emac.parent.eth_tx = smc911x_emac_tx;
|
|
|
|
|
|
|
|
/* register ETH device */
|
|
|
|
eth_device_init(&(_emac.parent), "e0");
|
|
|
|
|
|
|
|
#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
|
|
|
|
{
|
|
|
|
int retval;
|
|
|
|
struct mii_dev *mdiodev = mdio_alloc();
|
|
|
|
if (!mdiodev)
|
|
|
|
return -ENOMEM;
|
|
|
|
strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
|
|
|
|
mdiodev->read = smc911x_miiphy_read;
|
|
|
|
mdiodev->write = smc911x_miiphy_write;
|
|
|
|
|
|
|
|
retval = mdio_register(mdiodev);
|
|
|
|
if (retval < 0)
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
eth_device_linkchange(&_emac.parent, RT_TRUE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
INIT_APP_EXPORT(smc911x_emac_hw_init);
|