rt-thread-official/libcpu/unicore32/sep6200/cpu.c

277 lines
5.3 KiB
C
Raw Normal View History

2013-07-17 13:37:31 +08:00
/*
* Copyright (c) 2006-2021, RT-Thread Development Team
2013-07-17 13:37:31 +08:00
*
* SPDX-License-Identifier: Apache-2.0
2013-07-17 13:37:31 +08:00
*
* Change Logs:
* Date Author Notes
2013-07-17 18:42:19 +08:00
* 2013-7-14 Peng Fan sep6200 implementation
2013-07-17 13:37:31 +08:00
*/
#include <rthw.h>
#include <rtthread.h>
#include <sep6200.h>
/**
* @addtogroup sep6200
*/
/*@{*/
#ifdef __GNUC__
rt_inline void cache_invalid(void)
{
2021-03-27 17:51:56 +08:00
__asm__ volatile ("movc p0.c5, r1, #28\n"
"nop;nop;nop;nop;nop;nop;nop;nop;\n"
:
:
:"memory", "cc"
);
2013-07-17 13:37:31 +08:00
}
rt_inline void cache_enable(void)
{
2021-03-27 17:51:56 +08:00
__asm__ volatile ( "movc r1, p0.c1, #0\n"
"or r1, r1, #0xc\n"
"movc p0.c1, r1, #0\n"
"nop;nop;nop;nop;nop;nop;nop;nop;\n"
:
:
:"r0", "memory", "cc");
2013-07-17 13:37:31 +08:00
}
rt_inline void clean_dcache(void)
{
__asm__ volatile ( "mov ip, #0\n"
"movc p0.c5, ip, #10\n"
"nop; nop; nop; nop; nop; nop; nop; nop\n"
:
2021-03-27 17:51:56 +08:00
:
:"ip", "memory", "cc");
2013-07-17 13:37:31 +08:00
}
rt_inline rt_uint32_t icache_status(void)
{
rt_uint32_t ret;
__asm__ volatile ( "movc %0, p0.c1, #0\n"
"and %0, %0, #8\n"
: "=&r" (ret)
:
:"memory", "cc");
return ret;
}
rt_inline rt_uint32_t dcache_status(void)
{
rt_uint32_t ret;
__asm__ volatile ( "movc %0, p0.c1, #0\n"
"and %0, %0, #4\n"
: "=&r" (ret)
:
:"memory", "cc");
return ret;
}
rt_inline void dcache_flush(void)
{
2021-03-27 17:51:56 +08:00
__asm__ volatile ( "mov ip, #0\n"
2013-07-17 13:37:31 +08:00
"movc p0.c5, ip, #14\n"
"nop; nop; nop; nop; nop; nop; nop; nop\n"
:
:
: "ip" );
}
rt_inline void icache_invalid(void)
{
2021-03-27 17:51:56 +08:00
__asm__ volatile ( "mov r0, #0\n"
2013-07-17 13:37:31 +08:00
"movc p0.c5, r0, #20\n"
"nop; nop; nop; nop; nop; nop; nop; nop\n"
:
:
:"r0", "memory", "cc");
}
rt_inline void dcache_invalid(void)
{
__asm__ volatile ( "mov r0, #0\n"
"movc p0.c5, r0, #12\n"
"nop; nop; nop; nop; nop; nop; nop; nop\n"
:
:
:"r0", "memory", "cc");
}
rt_inline void icache_disable(void)
{
2021-03-27 17:51:56 +08:00
icache_invalid();
__asm__ volatile ( "movc r0, p0.c1, #0\n"
2013-07-17 13:37:31 +08:00
"andn r0, r0, #8\n"
"movc p0.c1, r0, #0\n"
:
:
:"r0", "memory", "cc");
}
rt_inline void dcache_disable(void)
{
2021-03-27 17:51:56 +08:00
dcache_flush();
__asm__ volatile ( "movc r0, p0.c1, #0\n"
2013-07-17 13:37:31 +08:00
"andn r0, r0, #20\n"
"movc p0.c1, r0, #0\n"
:
:
:"r0", "memory", "cc");
}
rt_inline void icache_enable(void)
{
__asm__ volatile ( "mov r0, #0\n"
"movc p0.c5, r0, #20\n"
"nop; nop; nop; nop; nop; nop; nop; nop\n"
:
:
:"r0", "memory", "cc");
__asm__ volatile ( "movc r0, p0.c1, #0\n"
"or r0, r0, #8\n"
"movc p0.c1, r0, #0\n"
:
:
:"r0", "memory", "cc");
}
rt_inline void dcache_enable(void)
{
__asm__ volatile ( "mov r0, #0\n"
"movc p0.c5, r0, #12\n"
"nop; nop; nop; nop; nop; nop; nop; nop\n"
:
:
:"r0", "memory", "cc");
__asm__ volatile ( "movc r0, p0.c1, #0\n"
"or r0, r0, #20\n"
"movc p0.c1, r0, #0\n"
:
:
:"r0", "memory", "cc");
}
#endif
/**
* enable I-Cache
*
*/
void rt_hw_cpu_icache_enable()
{
2021-03-27 17:51:56 +08:00
icache_enable();
2013-07-17 13:37:31 +08:00
}
/**
* disable I-Cache
*
*/
void rt_hw_cpu_icache_disable()
{
2021-03-27 17:51:56 +08:00
icache_disable();
2013-07-17 13:37:31 +08:00
}
/**
* return the status of I-Cache
*
*/
rt_base_t rt_hw_cpu_icache_status()
{
2021-03-27 17:51:56 +08:00
return icache_status();
2013-07-17 13:37:31 +08:00
}
/**
* enable D-Cache
*
*/
void rt_hw_cpu_dcache_enable()
{
2021-03-27 17:51:56 +08:00
dcache_enable();
2013-07-17 13:37:31 +08:00
}
/**
* disable D-Cache
*
*/
void rt_hw_cpu_dcache_disable()
{
2021-03-27 17:51:56 +08:00
dcache_disable();
2013-07-17 13:37:31 +08:00
}
/**
* return the status of D-Cache
*
*/
rt_base_t rt_hw_cpu_dcache_status()
{
2021-03-27 17:51:56 +08:00
return dcache_status();
2013-07-17 13:37:31 +08:00
}
static void sep6200_reset(rt_uint32_t addr)
{
__asm__ volatile ( "mov ip, #0\n"
2021-03-27 17:51:56 +08:00
"movc p0.c5, ip, #28\n" /*Cache invalidate all*/
"movc p0.c6, ip, #6\n" /*TLB invalidate all*/
"nop;nop;nop;nop;nop;nop;nop;nop;\n"
"movc ip, p0.c1, #0\n" /*ctrl register*/
"andn ip, ip, #0x000f\n" /*disable caches and mmu*/
"movc p0.c1, ip, #0\n"
"nop\n"
"mov pc, %0\n"
"nop;nop;nop;nop;nop;nop;nop;nop;\n"
: "=&r" (addr)
:
:"memory", "cc");
2013-07-17 13:37:31 +08:00
}
static void sep6200_poweroff(void)
{
2021-03-27 17:51:56 +08:00
rt_kprintf("sep6200 power off not implemented\n");
2013-07-17 13:37:31 +08:00
while(1);
}
/**
* reset cpu by dog's time-out
*
*/
RT_WEAK void rt_hw_cpu_reset()
2013-07-17 13:37:31 +08:00
{
2021-03-27 17:51:56 +08:00
rt_kprintf("Soft reset, Restarting system...\n");
sep6200_reset(0);
2013-07-17 13:37:31 +08:00
2021-03-27 17:51:56 +08:00
while(1); /* loop forever and wait for reset to happen */
2013-07-17 13:37:31 +08:00
2021-03-27 17:51:56 +08:00
/* NEVER REACHED */
2013-07-17 13:37:31 +08:00
}
/**
* shutdown CPU
*
*/
RT_WEAK void rt_hw_cpu_shutdown()
2013-07-17 13:37:31 +08:00
{
2021-03-27 17:51:56 +08:00
rt_uint32_t level;
rt_kprintf("shutdown...\n");
level = rt_hw_interrupt_disable();
sep6200_poweroff();
while (level)
{
RT_ASSERT(0);
}
2013-07-17 13:37:31 +08:00
}
/*@}*/