2013-01-08 22:40:58 +08:00
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// startup_ewarm.c - Startup code for use with IAR's Embedded Workbench,
|
|
|
|
// version 5.
|
|
|
|
//
|
|
|
|
// Copyright (c) 2011 Texas Instruments Incorporated. All rights reserved.
|
|
|
|
// Software License Agreement
|
|
|
|
//
|
|
|
|
// Texas Instruments (TI) is supplying this software for use solely and
|
|
|
|
// exclusively on TI's microcontroller products. The software is owned by
|
|
|
|
// TI and/or its suppliers, and is protected under applicable copyright
|
|
|
|
// laws. You may not combine this software with "viral" open-source
|
|
|
|
// software in order to form a larger program.
|
|
|
|
//
|
|
|
|
// THIS SOFTWARE IS PROVIDED "AS IS" AND WITH ALL FAULTS.
|
|
|
|
// NO WARRANTIES, WHETHER EXPRESS, IMPLIED OR STATUTORY, INCLUDING, BUT
|
|
|
|
// NOT LIMITED TO, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE. TI SHALL NOT, UNDER ANY
|
|
|
|
// CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR CONSEQUENTIAL
|
|
|
|
// DAMAGES, FOR ANY REASON WHATSOEVER.
|
|
|
|
//
|
|
|
|
// This is part of revision 8049 of the EK-LM4F232 Firmware Package.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// Enable the IAR extensions for this source file.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
#pragma language=extended
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// Forward declaration of the default fault handlers.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
static void NmiSR(void);
|
|
|
|
static void FaultISR(void);
|
|
|
|
static void IntDefaultHandler(void);
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// The entry point for the application startup code.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
extern void __iar_program_start(void);
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// Reserve space for the system stack.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
static unsigned long pulStack[256] @ ".noinit";
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// A union that describes the entries of the vector table. The union is needed
|
|
|
|
// since the first entry is the stack pointer and the remainder are function
|
|
|
|
// pointers.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
typedef union
|
|
|
|
{
|
|
|
|
void (*pfnHandler)(void);
|
|
|
|
unsigned long ulPtr;
|
|
|
|
}
|
|
|
|
uVectorEntry;
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// The vector table. Note that the proper constructs must be placed on this to
|
|
|
|
// ensure that it ends up at physical address 0x0000.0000.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
__root const uVectorEntry __vector_table[] @ ".intvec" =
|
|
|
|
{
|
|
|
|
{ .ulPtr = (unsigned long)pulStack + sizeof(pulStack) },
|
|
|
|
// The initial stack pointer
|
|
|
|
__iar_program_start, // The reset handler
|
|
|
|
NmiSR, // The NMI handler
|
|
|
|
FaultISR, // The hard fault handler
|
|
|
|
IntDefaultHandler, // The MPU fault handler
|
|
|
|
IntDefaultHandler, // The bus fault handler
|
|
|
|
IntDefaultHandler, // The usage fault handler
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
IntDefaultHandler, // SVCall handler
|
|
|
|
IntDefaultHandler, // Debug monitor handler
|
|
|
|
0, // Reserved
|
|
|
|
IntDefaultHandler, // The PendSV handler
|
|
|
|
IntDefaultHandler, // The SysTick handler
|
|
|
|
IntDefaultHandler, // GPIO Port A
|
|
|
|
IntDefaultHandler, // GPIO Port B
|
|
|
|
IntDefaultHandler, // GPIO Port C
|
|
|
|
IntDefaultHandler, // GPIO Port D
|
|
|
|
IntDefaultHandler, // GPIO Port E
|
|
|
|
IntDefaultHandler, // UART0 Rx and Tx
|
|
|
|
IntDefaultHandler, // UART1 Rx and Tx
|
|
|
|
IntDefaultHandler, // SSI0 Rx and Tx
|
|
|
|
IntDefaultHandler, // I2C0 Master and Slave
|
|
|
|
IntDefaultHandler, // PWM Fault
|
|
|
|
IntDefaultHandler, // PWM Generator 0
|
|
|
|
IntDefaultHandler, // PWM Generator 1
|
|
|
|
IntDefaultHandler, // PWM Generator 2
|
|
|
|
IntDefaultHandler, // Quadrature Encoder 0
|
|
|
|
IntDefaultHandler, // ADC Sequence 0
|
|
|
|
IntDefaultHandler, // ADC Sequence 1
|
|
|
|
IntDefaultHandler, // ADC Sequence 2
|
|
|
|
IntDefaultHandler, // ADC Sequence 3
|
|
|
|
IntDefaultHandler, // Watchdog timer
|
|
|
|
IntDefaultHandler, // Timer 0 subtimer A
|
|
|
|
IntDefaultHandler, // Timer 0 subtimer B
|
|
|
|
IntDefaultHandler, // Timer 1 subtimer A
|
|
|
|
IntDefaultHandler, // Timer 1 subtimer B
|
|
|
|
IntDefaultHandler, // Timer 2 subtimer A
|
|
|
|
IntDefaultHandler, // Timer 2 subtimer B
|
|
|
|
IntDefaultHandler, // Analog Comparator 0
|
|
|
|
IntDefaultHandler, // Analog Comparator 1
|
|
|
|
IntDefaultHandler, // Analog Comparator 2
|
|
|
|
IntDefaultHandler, // System Control (PLL, OSC, BO)
|
|
|
|
IntDefaultHandler, // FLASH Control
|
|
|
|
IntDefaultHandler, // GPIO Port F
|
|
|
|
IntDefaultHandler, // GPIO Port G
|
|
|
|
IntDefaultHandler, // GPIO Port H
|
|
|
|
IntDefaultHandler, // UART2 Rx and Tx
|
|
|
|
IntDefaultHandler, // SSI1 Rx and Tx
|
|
|
|
IntDefaultHandler, // Timer 3 subtimer A
|
|
|
|
IntDefaultHandler, // Timer 3 subtimer B
|
|
|
|
IntDefaultHandler, // I2C1 Master and Slave
|
|
|
|
IntDefaultHandler, // Quadrature Encoder 1
|
|
|
|
IntDefaultHandler, // CAN0
|
|
|
|
IntDefaultHandler, // CAN1
|
|
|
|
IntDefaultHandler, // CAN2
|
|
|
|
IntDefaultHandler, // Ethernet
|
|
|
|
IntDefaultHandler, // Hibernate
|
|
|
|
IntDefaultHandler, // USB0
|
|
|
|
IntDefaultHandler, // PWM Generator 3
|
|
|
|
IntDefaultHandler, // uDMA Software Transfer
|
|
|
|
IntDefaultHandler, // uDMA Error
|
|
|
|
IntDefaultHandler, // ADC1 Sequence 0
|
|
|
|
IntDefaultHandler, // ADC1 Sequence 1
|
|
|
|
IntDefaultHandler, // ADC1 Sequence 2
|
|
|
|
IntDefaultHandler, // ADC1 Sequence 3
|
|
|
|
IntDefaultHandler, // I2S0
|
|
|
|
IntDefaultHandler, // External Bus Interface 0
|
|
|
|
IntDefaultHandler, // GPIO Port J
|
|
|
|
IntDefaultHandler, // GPIO Port K
|
|
|
|
IntDefaultHandler, // GPIO Port L
|
|
|
|
IntDefaultHandler, // SSI2 Rx and Tx
|
|
|
|
IntDefaultHandler, // SSI3 Rx and Tx
|
|
|
|
IntDefaultHandler, // UART3 Rx and Tx
|
|
|
|
IntDefaultHandler, // UART4 Rx and Tx
|
|
|
|
IntDefaultHandler, // UART5 Rx and Tx
|
|
|
|
IntDefaultHandler, // UART6 Rx and Tx
|
|
|
|
IntDefaultHandler, // UART7 Rx and Tx
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
IntDefaultHandler, // I2C2 Master and Slave
|
|
|
|
IntDefaultHandler, // I2C3 Master and Slave
|
|
|
|
IntDefaultHandler, // Timer 4 subtimer A
|
|
|
|
IntDefaultHandler, // Timer 4 subtimer B
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
0, // Reserved
|
|
|
|
IntDefaultHandler, // Timer 5 subtimer A
|
|
|
|
IntDefaultHandler, // Timer 5 subtimer B
|
|
|
|
IntDefaultHandler, // Wide Timer 0 subtimer A
|
|
|
|
IntDefaultHandler, // Wide Timer 0 subtimer B
|
|
|
|
IntDefaultHandler, // Wide Timer 1 subtimer A
|
|
|
|
IntDefaultHandler, // Wide Timer 1 subtimer B
|
|
|
|
IntDefaultHandler, // Wide Timer 2 subtimer A
|
|
|
|
IntDefaultHandler, // Wide Timer 2 subtimer B
|
|
|
|
IntDefaultHandler, // Wide Timer 3 subtimer A
|
|
|
|
IntDefaultHandler, // Wide Timer 3 subtimer B
|
|
|
|
IntDefaultHandler, // Wide Timer 4 subtimer A
|
|
|
|
IntDefaultHandler, // Wide Timer 4 subtimer B
|
|
|
|
IntDefaultHandler, // Wide Timer 5 subtimer A
|
|
|
|
IntDefaultHandler, // Wide Timer 5 subtimer B
|
|
|
|
IntDefaultHandler, // FPU
|
|
|
|
IntDefaultHandler, // PECI 0
|
|
|
|
IntDefaultHandler, // LPC 0
|
|
|
|
IntDefaultHandler, // I2C4 Master and Slave
|
|
|
|
IntDefaultHandler, // I2C5 Master and Slave
|
|
|
|
IntDefaultHandler, // GPIO Port M
|
|
|
|
IntDefaultHandler, // GPIO Port N
|
|
|
|
IntDefaultHandler, // Quadrature Encoder 2
|
|
|
|
IntDefaultHandler, // Fan 0
|
|
|
|
0, // Reserved
|
|
|
|
IntDefaultHandler, // GPIO Port P (Summary or P0)
|
|
|
|
IntDefaultHandler, // GPIO Port P1
|
|
|
|
IntDefaultHandler, // GPIO Port P2
|
|
|
|
IntDefaultHandler, // GPIO Port P3
|
|
|
|
IntDefaultHandler, // GPIO Port P4
|
|
|
|
IntDefaultHandler, // GPIO Port P5
|
|
|
|
IntDefaultHandler, // GPIO Port P6
|
|
|
|
IntDefaultHandler, // GPIO Port P7
|
|
|
|
IntDefaultHandler, // GPIO Port Q (Summary or Q0)
|
|
|
|
IntDefaultHandler, // GPIO Port Q1
|
|
|
|
IntDefaultHandler, // GPIO Port Q2
|
|
|
|
IntDefaultHandler, // GPIO Port Q3
|
|
|
|
IntDefaultHandler, // GPIO Port Q4
|
|
|
|
IntDefaultHandler, // GPIO Port Q5
|
|
|
|
IntDefaultHandler, // GPIO Port Q6
|
|
|
|
IntDefaultHandler, // GPIO Port Q7
|
|
|
|
IntDefaultHandler, // GPIO Port R
|
|
|
|
IntDefaultHandler, // GPIO Port S
|
|
|
|
IntDefaultHandler, // PWM 1 Generator 0
|
|
|
|
IntDefaultHandler, // PWM 1 Generator 1
|
|
|
|
IntDefaultHandler, // PWM 1 Generator 2
|
|
|
|
IntDefaultHandler, // PWM 1 Generator 3
|
|
|
|
IntDefaultHandler // PWM 1 Fault
|
|
|
|
};
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// This is the code that gets called when the processor receives a NMI. This
|
|
|
|
// simply enters an infinite loop, preserving the system state for examination
|
|
|
|
// by a debugger.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
static void
|
|
|
|
NmiSR(void)
|
|
|
|
{
|
|
|
|
//
|
|
|
|
// Enter an infinite loop.
|
|
|
|
//
|
|
|
|
while(1)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// This is the code that gets called when the processor receives a fault
|
|
|
|
// interrupt. This simply enters an infinite loop, preserving the system state
|
|
|
|
// for examination by a debugger.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
static void
|
|
|
|
FaultISR(void)
|
|
|
|
{
|
|
|
|
//
|
|
|
|
// Enter an infinite loop.
|
|
|
|
//
|
|
|
|
while(1)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
//*****************************************************************************
|
|
|
|
//
|
|
|
|
// This is the code that gets called when the processor receives an unexpected
|
|
|
|
// interrupt. This simply enters an infinite loop, preserving the system state
|
|
|
|
// for examination by a debugger.
|
|
|
|
//
|
|
|
|
//*****************************************************************************
|
|
|
|
static void
|
|
|
|
IntDefaultHandler(void)
|
|
|
|
{
|
|
|
|
//
|
|
|
|
// Go into an infinite loop.
|
|
|
|
//
|
|
|
|
while(1)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
}
|