2018-11-29 17:00:22 +08:00
|
|
|
/*
|
2023-01-09 10:20:16 +08:00
|
|
|
* Copyright (c) 2006-2023, RT-Thread Development Team
|
2018-11-29 17:00:22 +08:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*
|
|
|
|
* Change Logs:
|
|
|
|
* Date Author Notes
|
2019-01-22 10:00:45 +08:00
|
|
|
* 2018-11-08 balanceTWK first version
|
2023-06-28 06:07:57 +08:00
|
|
|
* 2023-06-27 Meco Man replace stm32_udelay as rt_hw_us_delay
|
2018-11-29 17:00:22 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include "drv_soft_i2c.h"
|
|
|
|
#include "drv_config.h"
|
|
|
|
|
2024-03-08 12:14:41 +08:00
|
|
|
#if defined(BSP_USING_I2C1) || defined(BSP_USING_I2C2) || defined(BSP_USING_I2C3) || defined(BSP_USING_I2C4)
|
2018-11-29 17:00:22 +08:00
|
|
|
|
|
|
|
//#define DRV_DEBUG
|
2024-03-08 12:14:41 +08:00
|
|
|
#define LOG_TAG "drv.i2c.sw"
|
2018-11-29 17:00:22 +08:00
|
|
|
#include <drv_log.h>
|
|
|
|
|
|
|
|
static const struct stm32_soft_i2c_config soft_i2c_config[] =
|
|
|
|
{
|
|
|
|
#ifdef BSP_USING_I2C1
|
|
|
|
I2C1_BUS_CONFIG,
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_USING_I2C2
|
|
|
|
I2C2_BUS_CONFIG,
|
|
|
|
#endif
|
|
|
|
#ifdef BSP_USING_I2C3
|
2018-12-13 14:18:26 +08:00
|
|
|
I2C3_BUS_CONFIG,
|
|
|
|
#endif
|
2019-02-16 12:40:43 +08:00
|
|
|
#ifdef BSP_USING_I2C4
|
|
|
|
I2C4_BUS_CONFIG,
|
|
|
|
#endif
|
2018-11-29 17:00:22 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct stm32_i2c i2c_obj[sizeof(soft_i2c_config) / sizeof(soft_i2c_config[0])];
|
|
|
|
|
|
|
|
/**
|
|
|
|
* This function initializes the i2c pin.
|
|
|
|
*
|
|
|
|
* @param Stm32 i2c dirver class.
|
|
|
|
*/
|
|
|
|
static void stm32_i2c_gpio_init(struct stm32_i2c *i2c)
|
|
|
|
{
|
|
|
|
struct stm32_soft_i2c_config* cfg = (struct stm32_soft_i2c_config*)i2c->ops.data;
|
|
|
|
|
|
|
|
rt_pin_mode(cfg->scl, PIN_MODE_OUTPUT_OD);
|
|
|
|
rt_pin_mode(cfg->sda, PIN_MODE_OUTPUT_OD);
|
|
|
|
|
|
|
|
rt_pin_write(cfg->scl, PIN_HIGH);
|
|
|
|
rt_pin_write(cfg->sda, PIN_HIGH);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* This function sets the sda pin.
|
|
|
|
*
|
|
|
|
* @param Stm32 config class.
|
|
|
|
* @param The sda pin state.
|
|
|
|
*/
|
|
|
|
static void stm32_set_sda(void *data, rt_int32_t state)
|
|
|
|
{
|
|
|
|
struct stm32_soft_i2c_config* cfg = (struct stm32_soft_i2c_config*)data;
|
|
|
|
if (state)
|
|
|
|
{
|
|
|
|
rt_pin_write(cfg->sda, PIN_HIGH);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
rt_pin_write(cfg->sda, PIN_LOW);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* This function sets the scl pin.
|
|
|
|
*
|
|
|
|
* @param Stm32 config class.
|
|
|
|
* @param The scl pin state.
|
|
|
|
*/
|
|
|
|
static void stm32_set_scl(void *data, rt_int32_t state)
|
|
|
|
{
|
|
|
|
struct stm32_soft_i2c_config* cfg = (struct stm32_soft_i2c_config*)data;
|
|
|
|
if (state)
|
|
|
|
{
|
|
|
|
rt_pin_write(cfg->scl, PIN_HIGH);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
rt_pin_write(cfg->scl, PIN_LOW);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* This function gets the sda pin state.
|
|
|
|
*
|
|
|
|
* @param The sda pin state.
|
|
|
|
*/
|
|
|
|
static rt_int32_t stm32_get_sda(void *data)
|
|
|
|
{
|
|
|
|
struct stm32_soft_i2c_config* cfg = (struct stm32_soft_i2c_config*)data;
|
|
|
|
return rt_pin_read(cfg->sda);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* This function gets the scl pin state.
|
|
|
|
*
|
|
|
|
* @param The scl pin state.
|
|
|
|
*/
|
|
|
|
static rt_int32_t stm32_get_scl(void *data)
|
|
|
|
{
|
|
|
|
struct stm32_soft_i2c_config* cfg = (struct stm32_soft_i2c_config*)data;
|
|
|
|
return rt_pin_read(cfg->scl);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct rt_i2c_bit_ops stm32_bit_ops_default =
|
|
|
|
{
|
|
|
|
.data = RT_NULL,
|
|
|
|
.set_sda = stm32_set_sda,
|
|
|
|
.set_scl = stm32_set_scl,
|
|
|
|
.get_sda = stm32_get_sda,
|
|
|
|
.get_scl = stm32_get_scl,
|
2023-06-28 06:07:57 +08:00
|
|
|
.udelay = rt_hw_us_delay,
|
2018-11-29 17:00:22 +08:00
|
|
|
.delay_us = 1,
|
|
|
|
.timeout = 100
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* if i2c is locked, this function will unlock it
|
|
|
|
*
|
|
|
|
* @param stm32 config class
|
|
|
|
*
|
|
|
|
* @return RT_EOK indicates successful unlock.
|
|
|
|
*/
|
|
|
|
static rt_err_t stm32_i2c_bus_unlock(const struct stm32_soft_i2c_config *cfg)
|
|
|
|
{
|
|
|
|
rt_int32_t i = 0;
|
|
|
|
|
|
|
|
if (PIN_LOW == rt_pin_read(cfg->sda))
|
|
|
|
{
|
|
|
|
while (i++ < 9)
|
|
|
|
{
|
|
|
|
rt_pin_write(cfg->scl, PIN_HIGH);
|
2023-06-28 06:07:57 +08:00
|
|
|
rt_hw_us_delay(100);
|
2018-11-29 17:00:22 +08:00
|
|
|
rt_pin_write(cfg->scl, PIN_LOW);
|
2023-06-28 06:07:57 +08:00
|
|
|
rt_hw_us_delay(100);
|
2018-11-29 17:00:22 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
if (PIN_LOW == rt_pin_read(cfg->sda))
|
|
|
|
{
|
|
|
|
return -RT_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
return RT_EOK;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* I2C initialization function */
|
|
|
|
int rt_hw_i2c_init(void)
|
|
|
|
{
|
|
|
|
rt_err_t result;
|
|
|
|
|
2022-08-03 00:09:49 +08:00
|
|
|
for (rt_size_t i = 0; i < sizeof(i2c_obj) / sizeof(struct stm32_i2c); i++)
|
2018-11-29 17:00:22 +08:00
|
|
|
{
|
|
|
|
i2c_obj[i].ops = stm32_bit_ops_default;
|
|
|
|
i2c_obj[i].ops.data = (void*)&soft_i2c_config[i];
|
2023-12-28 16:57:28 +08:00
|
|
|
i2c_obj[i].i2c_bus.priv = &i2c_obj[i].ops;
|
2018-11-29 17:00:22 +08:00
|
|
|
stm32_i2c_gpio_init(&i2c_obj[i]);
|
2023-12-28 16:57:28 +08:00
|
|
|
result = rt_i2c_bit_add_bus(&i2c_obj[i].i2c_bus, soft_i2c_config[i].bus_name);
|
2018-11-29 17:00:22 +08:00
|
|
|
RT_ASSERT(result == RT_EOK);
|
|
|
|
stm32_i2c_bus_unlock(&soft_i2c_config[i]);
|
2021-03-08 22:40:39 +08:00
|
|
|
|
2018-11-29 17:00:22 +08:00
|
|
|
LOG_D("software simulation %s init done, pin scl: %d, pin sda %d",
|
2021-03-08 22:40:39 +08:00
|
|
|
soft_i2c_config[i].bus_name,
|
|
|
|
soft_i2c_config[i].scl,
|
2018-11-29 17:00:22 +08:00
|
|
|
soft_i2c_config[i].sda);
|
|
|
|
}
|
|
|
|
|
|
|
|
return RT_EOK;
|
|
|
|
}
|
|
|
|
INIT_BOARD_EXPORT(rt_hw_i2c_init);
|
|
|
|
|
2024-03-08 12:14:41 +08:00
|
|
|
#endif /* defined(BSP_USING_I2C1) || defined(BSP_USING_I2C2) || defined(BSP_USING_I2C3) || defined(BSP_USING_I2C4) */
|