2017-10-26 15:39:32 +08:00
|
|
|
/*
|
2018-06-09 11:19:30 +08:00
|
|
|
* The Clear BSD License
|
2017-10-26 15:39:32 +08:00
|
|
|
* Copyright (c) 2016, Freescale Semiconductor, Inc.
|
|
|
|
* Copyright 2016-2017 NXP
|
2018-06-09 11:19:30 +08:00
|
|
|
* All rights reserved.
|
2017-10-26 15:39:32 +08:00
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without modification,
|
2018-06-09 11:19:30 +08:00
|
|
|
* are permitted (subject to the limitations in the disclaimer below) provided
|
|
|
|
* that the following conditions are met:
|
2017-10-26 15:39:32 +08:00
|
|
|
*
|
|
|
|
* o Redistributions of source code must retain the above copyright notice, this list
|
|
|
|
* of conditions and the following disclaimer.
|
|
|
|
*
|
|
|
|
* o Redistributions in binary form must reproduce the above copyright notice, this
|
|
|
|
* list of conditions and the following disclaimer in the documentation and/or
|
|
|
|
* other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* o Neither the name of the copyright holder nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived from this
|
|
|
|
* software without specific prior written permission.
|
|
|
|
*
|
2018-06-09 11:19:30 +08:00
|
|
|
* NO EXPRESS OR IMPLIED LICENSES TO ANY PARTY'S PATENT RIGHTS ARE GRANTED BY THIS LICENSE.
|
2017-10-26 15:39:32 +08:00
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
|
|
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
|
|
|
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
|
|
* DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
|
|
|
|
* ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
|
|
|
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
|
|
|
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
|
|
|
|
* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
|
|
|
|
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "fsl_gpio.h"
|
|
|
|
|
2018-06-09 11:19:30 +08:00
|
|
|
/* Component ID definition, used by tools. */
|
|
|
|
#ifndef FSL_COMPONENT_ID
|
|
|
|
#define FSL_COMPONENT_ID "platform.drivers.igpio"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
2017-10-26 15:39:32 +08:00
|
|
|
/*******************************************************************************
|
|
|
|
* Variables
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
/* Array of GPIO peripheral base address. */
|
|
|
|
static GPIO_Type *const s_gpioBases[] = GPIO_BASE_PTRS;
|
|
|
|
|
|
|
|
#if !(defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL)
|
|
|
|
/* Array of GPIO clock name. */
|
|
|
|
static const clock_ip_name_t s_gpioClock[] = GPIO_CLOCKS;
|
|
|
|
#endif /* FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL */
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Prototypes
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
/*!
|
|
|
|
* @brief Gets the GPIO instance according to the GPIO base
|
|
|
|
*
|
|
|
|
* @param base GPIO peripheral base pointer(PTA, PTB, PTC, etc.)
|
|
|
|
* @retval GPIO instance
|
|
|
|
*/
|
|
|
|
static uint32_t GPIO_GetInstance(GPIO_Type *base);
|
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
* Code
|
|
|
|
******************************************************************************/
|
|
|
|
|
|
|
|
static uint32_t GPIO_GetInstance(GPIO_Type *base)
|
|
|
|
{
|
|
|
|
uint32_t instance;
|
|
|
|
|
|
|
|
/* Find the instance index from base address mappings. */
|
|
|
|
for (instance = 0; instance < ARRAY_SIZE(s_gpioBases); instance++)
|
|
|
|
{
|
|
|
|
if (s_gpioBases[instance] == base)
|
|
|
|
{
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
assert(instance < ARRAY_SIZE(s_gpioBases));
|
|
|
|
|
|
|
|
return instance;
|
|
|
|
}
|
|
|
|
|
2018-06-09 11:19:30 +08:00
|
|
|
void GPIO_PinInit(GPIO_Type *base, uint32_t pin, const gpio_pin_config_t *Config)
|
2017-10-26 15:39:32 +08:00
|
|
|
{
|
|
|
|
#if !(defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL)
|
|
|
|
/* Enable GPIO clock. */
|
|
|
|
CLOCK_EnableClock(s_gpioClock[GPIO_GetInstance(base)]);
|
|
|
|
#endif /* FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL */
|
|
|
|
|
|
|
|
/* Register reset to default value */
|
|
|
|
base->IMR &= ~(1U << pin);
|
|
|
|
|
|
|
|
/* Configure GPIO pin direction */
|
|
|
|
if (Config->direction == kGPIO_DigitalInput)
|
|
|
|
{
|
|
|
|
base->GDIR &= ~(1U << pin);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2018-06-09 11:19:30 +08:00
|
|
|
GPIO_PinWrite(base, pin, Config->outputLogic);
|
2017-10-26 15:39:32 +08:00
|
|
|
base->GDIR |= (1U << pin);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Configure GPIO pin interrupt mode */
|
|
|
|
GPIO_SetPinInterruptConfig(base, pin, Config->interruptMode);
|
|
|
|
}
|
|
|
|
|
2018-06-09 11:19:30 +08:00
|
|
|
void GPIO_PinWrite(GPIO_Type *base, uint32_t pin, uint8_t output)
|
2017-10-26 15:39:32 +08:00
|
|
|
{
|
|
|
|
assert(pin < 32);
|
|
|
|
if (output == 0U)
|
|
|
|
{
|
2018-06-09 11:19:30 +08:00
|
|
|
base->DR &= ~(1U << pin); /* Set pin output to low level.*/
|
2017-10-26 15:39:32 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2018-06-09 11:19:30 +08:00
|
|
|
base->DR |= (1U << pin); /* Set pin output to high level.*/
|
2017-10-26 15:39:32 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-06-09 11:19:30 +08:00
|
|
|
void GPIO_PinSetInterruptConfig(GPIO_Type *base, uint32_t pin, gpio_interrupt_mode_t pinInterruptMode)
|
2017-10-26 15:39:32 +08:00
|
|
|
{
|
|
|
|
volatile uint32_t *icr;
|
|
|
|
uint32_t icrShift;
|
|
|
|
|
|
|
|
icrShift = pin;
|
|
|
|
|
|
|
|
/* Register reset to default value */
|
|
|
|
base->EDGE_SEL &= ~(1U << pin);
|
|
|
|
|
2018-06-09 11:19:30 +08:00
|
|
|
if (pin < 16)
|
2017-10-26 15:39:32 +08:00
|
|
|
{
|
|
|
|
icr = &(base->ICR1);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
icr = &(base->ICR2);
|
|
|
|
icrShift -= 16;
|
|
|
|
}
|
2018-06-09 11:19:30 +08:00
|
|
|
switch (pinInterruptMode)
|
2017-10-26 15:39:32 +08:00
|
|
|
{
|
2018-06-09 11:19:30 +08:00
|
|
|
case (kGPIO_IntLowLevel):
|
2017-10-26 15:39:32 +08:00
|
|
|
*icr &= ~(3U << (2 * icrShift));
|
|
|
|
break;
|
2018-06-09 11:19:30 +08:00
|
|
|
case (kGPIO_IntHighLevel):
|
2017-10-26 15:39:32 +08:00
|
|
|
*icr = (*icr & (~(3U << (2 * icrShift)))) | (1U << (2 * icrShift));
|
|
|
|
break;
|
2018-06-09 11:19:30 +08:00
|
|
|
case (kGPIO_IntRisingEdge):
|
2017-10-26 15:39:32 +08:00
|
|
|
*icr = (*icr & (~(3U << (2 * icrShift)))) | (2U << (2 * icrShift));
|
|
|
|
break;
|
2018-06-09 11:19:30 +08:00
|
|
|
case (kGPIO_IntFallingEdge):
|
2017-10-26 15:39:32 +08:00
|
|
|
*icr |= (3U << (2 * icrShift));
|
|
|
|
break;
|
2018-06-09 11:19:30 +08:00
|
|
|
case (kGPIO_IntRisingOrFallingEdge):
|
2017-10-26 15:39:32 +08:00
|
|
|
base->EDGE_SEL |= (1U << pin);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|