rt-thread-official/libcpu/aarch64/common/cpu_gcc.S

104 lines
1.3 KiB
ArmAsm
Raw Normal View History

2020-01-10 10:38:21 +08:00
/*
* Copyright (c) 2006-2020, RT-Thread Development Team
2020-01-15 16:46:19 +08:00
*
* SPDX-License-Identifier: Apache-2.0
*
2020-01-10 10:38:21 +08:00
* Date Author Notes
* 2018-10-06 ZhaoXiaowei the first version
*/
2020-01-10 10:38:21 +08:00
.text
.globl rt_hw_get_current_el
rt_hw_get_current_el:
MRS X0, CurrentEL
CMP X0, 0xc
B.EQ 3f
CMP X0, 0x8
B.EQ 2f
CMP X0, 0x4
B.EQ 1f
LDR X0, =0
B 0f
2020-01-10 10:38:21 +08:00
3:
LDR X0, =3
B 0f
2020-01-10 10:38:21 +08:00
2:
LDR X0, =2
B 0f
2020-01-10 10:38:21 +08:00
1:
LDR X0, =1
B 0f
2020-01-10 10:38:21 +08:00
0:
RET
2020-01-10 10:38:21 +08:00
.globl rt_hw_set_current_vbar
rt_hw_set_current_vbar:
MRS X1, CurrentEL
CMP X1, 0xc
B.EQ 3f
CMP X1, 0x8
B.EQ 2f
CMP X1, 0x4
B.EQ 1f
B 0f
2020-01-10 10:38:21 +08:00
3:
MSR VBAR_EL3,X0
B 0f
2020-01-10 10:38:21 +08:00
2:
MSR VBAR_EL2,X0
B 0f
2020-01-10 10:38:21 +08:00
1:
MSR VBAR_EL1,X0
B 0f
2020-01-10 10:38:21 +08:00
0:
RET
2020-01-10 10:38:21 +08:00
.globl rt_hw_set_elx_env
rt_hw_set_elx_env:
MRS X1, CurrentEL
CMP X1, 0xc
B.EQ 3f
CMP X1, 0x8
B.EQ 2f
CMP X1, 0x4
B.EQ 1f
B 0f
2020-01-10 10:38:21 +08:00
3:
MRS X0, SCR_EL3
ORR X0, X0, #0xF /* SCR_EL3.NS|IRQ|FIQ|EA */
MSR SCR_EL3, X0
B 0f
2020-01-10 10:38:21 +08:00
2:
MRS X0, HCR_EL2
ORR X0, X0, #0x38
MSR HCR_EL2, X0
B 0f
2020-01-10 10:38:21 +08:00
1:
B 0f
2020-01-10 10:38:21 +08:00
0:
RET
.global rt_cpu_vector_set_base
rt_cpu_vector_set_base:
MSR VBAR_EL1,X0
RET
/**
* unsigned long rt_hw_ffz(unsigned long x)
*/
.global rt_hw_ffz
rt_hw_ffz:
mvn x1, x0
clz x0, x1
mov x1, #0x3f
sub x0, x1, x0
ret
.global rt_hw_clz
rt_hw_clz:
clz x0, x0
ret