rt-thread-official/libcpu/mips/common/asm.h

307 lines
6.2 KiB
C
Raw Permalink Normal View History

2013-01-08 21:05:02 +08:00
/*
* Assembly Macros For MIPS
2013-01-08 21:05:02 +08:00
*
2021-03-27 17:51:56 +08:00
* Copyright (c) 2006-2021, RT-Thread Development Team
2013-01-08 21:05:02 +08:00
*
* SPDX-License-Identifier: Apache-2.0
2013-01-08 21:05:02 +08:00
*
* Change Logs:
* Date Author Notes
* 2019-12-04 Jiaxun Yang Initial version
2013-01-08 21:05:02 +08:00
*/
2013-01-08 21:05:02 +08:00
#ifndef __ASM_H__
#define __ASM_H__
2020-04-05 13:29:29 +08:00
#include <rtconfig.h>
2013-01-08 21:05:02 +08:00
/*
* LEAF - declare leaf routine
*/
2021-03-27 17:51:56 +08:00
#define LEAF(symbol) \
.globl symbol; \
.align 2; \
.type symbol,@function; \
.ent symbol,0; \
symbol: .frame sp,0,ra
2013-01-08 21:05:02 +08:00
/*
* NESTED - declare nested routine entry point
*/
2021-03-27 17:51:56 +08:00
#define NESTED(symbol, framesize, rpc) \
.globl symbol; \
.align 2; \
.type symbol,@function; \
.ent symbol,0; \
symbol: .frame sp, framesize, rpc
2013-01-08 21:05:02 +08:00
/*
* END - mark end of function
*/
2021-03-27 17:51:56 +08:00
#define END(function) \
.end function; \
.size function,.-function
2013-01-08 21:05:02 +08:00
/*
* EXPORT - export definition of symbol
*/
2021-03-27 17:51:56 +08:00
#define EXPORT(symbol) \
.globl symbol; \
2013-01-08 21:05:02 +08:00
symbol:
/*
* FEXPORT - export definition of a function symbol
*/
2021-03-27 17:51:56 +08:00
#define FEXPORT(symbol) \
.globl symbol; \
.type symbol,@function; \
2013-01-08 21:05:02 +08:00
symbol:
/*
* Global data declaration with size.
*/
2021-03-27 17:51:56 +08:00
#define EXPORTS(name,sz) \
.globl name; \
.type name,@object; \
.size name,sz; \
2013-01-08 21:05:02 +08:00
name:
/*
* Weak data declaration with size.
*/
2021-03-27 17:51:56 +08:00
#define WEXPORT(name,sz) \
.weakext name; \
.type name,@object; \
.size name,sz; \
2013-01-08 21:05:02 +08:00
name:
/*
* Global data reference with size.
*/
2021-03-27 17:51:56 +08:00
#define IMPORT(name, size) \
.extern name,size
2013-01-08 21:05:02 +08:00
/*
* Global zeroed data.
*/
2021-03-27 17:51:56 +08:00
#define BSS(name,size) \
.type name,@object; \
.comm name,size
2013-01-08 21:05:02 +08:00
/*
* Local zeroed data.
*/
2021-03-27 17:51:56 +08:00
#define LBSS(name,size) \
.lcomm name,size
2013-01-08 21:05:02 +08:00
/*
* ABS - export absolute symbol
*/
2021-03-27 17:51:56 +08:00
#define ABS(symbol,value) \
.globl symbol; \
symbol = value
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
#define TEXT(msg) \
.pushsection .data; \
8: .asciiz msg; \
.popsection;
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
#define ENTRY(name) \
.globl name; \
.align 2; \
.ent name,0; \
2013-01-08 21:05:02 +08:00
name##:
/*
* Macros to handle different pointer/register sizes for 32/64-bit code
*/
2020-04-07 14:43:20 +08:00
#if defined ARCH_MIPS64
2020-04-05 13:29:29 +08:00
/*
* Size of a register
*/
2021-03-27 17:51:56 +08:00
#define SZREG 8
2020-04-05 13:29:29 +08:00
/*
* Use the following macros in assemblercode to load/store registers,
* pointers etc.
*/
2021-03-27 17:51:56 +08:00
#define REG_S sd
#define REG_L ld
#define REG_SUBU dsubu
#define REG_ADDU daddu
2020-04-05 13:29:29 +08:00
/*
* How to add/sub/load/store/shift C int variables.
*/
2021-03-27 17:51:56 +08:00
#define INT_ADD dadd
#define INT_ADDU daddu
#define INT_ADDI daddi
#define INT_ADDIU daddiu
#define INT_SUB dsub
#define INT_SUBU dsubu
#define INT_L ld
#define INT_S sd
#define INT_SLL dsll
#define INT_SLLV dsllv
#define INT_SRL dsrl
#define INT_SRLV dsrlv
#define INT_SRA dsra
#define INT_SRAV dsrav
2020-04-05 13:29:29 +08:00
/*
* Use the following macros in assemblercode to load/store registers,
* pointers etc.
*/
2021-03-27 17:51:56 +08:00
#define LONG_ADD dadd
#define LONG_ADDU daddu
#define LONG_ADDI daddi
#define LONG_ADDIU daddiu
#define LONG_SUB dsub
#define LONG_SUBU dsubu
#define LONG_L ld
#define LONG_S sd
#define LONG_SP sdp
#define LONG_SLL dsll
#define LONG_SLLV dsllv
#define LONG_SRL dsrl
#define LONG_SRLV dsrlv
#define LONG_SRA dsra
#define LONG_SRAV dsrav
#define LONG .dword
#define LONGSIZE 8
#define LONGMASK 7
#define LONGLOG 3
2013-01-08 21:05:02 +08:00
2020-04-05 13:29:29 +08:00
/*
* How to add/sub/load/store/shift pointers.
*/
2021-03-27 17:51:56 +08:00
#define PTR_ADD dadd
#define PTR_ADDU daddu
#define PTR_ADDI daddi
#define PTR_ADDIU daddiu
#define PTR_SUB dsub
#define PTR_SUBU dsubu
#define PTR_L ld
#define PTR_S sd
#define PTR_LA dla
#define PTR_LI dli
#define PTR_SLL dsll
#define PTR_SLLV dsllv
#define PTR_SRL dsrl
#define PTR_SRLV dsrlv
#define PTR_SRA dsra
#define PTR_SRAV dsrav
#define PTR_SCALESHIFT 3
#define PTR .dword
#define PTRSIZE 8
#define PTRLOG 3
#define MFC0 dmfc0
#define MTC0 dmtc0
2020-04-05 13:29:29 +08:00
#else
2013-01-08 21:05:02 +08:00
/*
* Size of a register
*/
2021-03-27 17:51:56 +08:00
#define SZREG 4
2013-01-08 21:05:02 +08:00
/*
* Use the following macros in assemblercode to load/store registers,
* pointers etc.
*/
2021-03-27 17:51:56 +08:00
#define REG_S sw
#define REG_L lw
#define REG_SUBU subu
#define REG_ADDU addu
2013-01-08 21:05:02 +08:00
/*
* How to add/sub/load/store/shift C int variables.
*/
2021-03-27 17:51:56 +08:00
#define INT_ADD add
#define INT_ADDU addu
#define INT_ADDI addi
#define INT_ADDIU addiu
#define INT_SUB sub
#define INT_SUBU subu
#define INT_L lw
#define INT_S sw
#define INT_SLL sll
#define INT_SLLV sllv
#define INT_SRL srl
#define INT_SRLV srlv
#define INT_SRA sra
#define INT_SRAV srav
2013-01-08 21:05:02 +08:00
/*
* How to add/sub/load/store/shift C long variables.
*/
2021-03-27 17:51:56 +08:00
#define LONG_ADD add
#define LONG_ADDU addu
#define LONG_ADDI addi
#define LONG_ADDIU addiu
#define LONG_SUB sub
#define LONG_SUBU subu
#define LONG_L lw
#define LONG_S sw
#define LONG_SLL sll
#define LONG_SLLV sllv
#define LONG_SRL srl
#define LONG_SRLV srlv
#define LONG_SRA sra
#define LONG_SRAV srav
#define LONG .word
#define LONGSIZE 4
#define LONGMASK 3
#define LONGLOG 2
2013-01-08 21:05:02 +08:00
/*
* How to add/sub/load/store/shift pointers.
*/
2021-03-27 17:51:56 +08:00
#define PTR_ADD add
#define PTR_ADDU addu
#define PTR_ADDI addi
#define PTR_ADDIU addiu
#define PTR_SUB sub
#define PTR_SUBU subu
#define PTR_L lw
#define PTR_S sw
#define PTR_LA la
#define PTR_SLL sll
#define PTR_SLLV sllv
#define PTR_SRL srl
#define PTR_SRLV srlv
#define PTR_SRA sra
#define PTR_SRAV srav
#define PTR_SCALESHIFT 2
#define PTR .word
#define PTRSIZE 4
#define PTRLOG 2
2013-01-08 21:05:02 +08:00
/*
* Some cp0 registers were extended to 64bit for MIPS III.
*/
2021-03-27 17:51:56 +08:00
#define MFC0 mfc0
#define MTC0 mtc0
2013-01-08 21:05:02 +08:00
2020-04-05 13:29:29 +08:00
#endif
2013-01-08 21:05:02 +08:00
2021-03-27 17:51:56 +08:00
#define SSNOP sll zero, zero, 1
2013-01-08 21:05:02 +08:00
#endif /* end of __ASM_H__ */