2020-11-30 13:13:08 +08:00
|
|
|
/*
|
2021-09-11 18:09:22 +08:00
|
|
|
* Copyright (c) 2006 - 2021, RT-Thread Development Team
|
2021-05-13 16:33:40 +08:00
|
|
|
* Copyright (c) 2014 - 2020 Xilinx, Inc. All rights reserved.
|
|
|
|
* Copyright (c) 2021 WangHuachen. All rights reserved.
|
|
|
|
* SPDX-License-Identifier: MIT
|
2020-11-30 13:13:08 +08:00
|
|
|
*
|
|
|
|
* Change Logs:
|
|
|
|
* Date Author Notes
|
2021-03-27 17:51:56 +08:00
|
|
|
* 2020-03-19 WangHuachen first version
|
2021-05-13 16:33:40 +08:00
|
|
|
* 2021-05-10 WangHuachen add more functions
|
2020-11-30 13:13:08 +08:00
|
|
|
*/
|
2021-09-11 18:09:22 +08:00
|
|
|
|
|
|
|
#include <stdint.h>
|
2020-11-30 13:13:08 +08:00
|
|
|
#include <rthw.h>
|
|
|
|
#include <rtdef.h>
|
|
|
|
|
|
|
|
#include "xpseudo_asm_gcc.h"
|
|
|
|
#include "xreg_cortexr5.h"
|
|
|
|
|
2021-03-27 17:51:56 +08:00
|
|
|
#define IRQ_FIQ_MASK 0xC0 /* Mask IRQ and FIQ interrupts in cpsr */
|
2020-11-30 13:13:08 +08:00
|
|
|
|
|
|
|
typedef intptr_t INTPTR;
|
|
|
|
typedef rt_uint32_t u32;
|
|
|
|
|
|
|
|
#if defined (__GNUC__)
|
|
|
|
#define asm_inval_dc_line_mva_poc(param) __asm__ __volatile__("mcr " \
|
2021-03-27 17:51:56 +08:00
|
|
|
XREG_CP15_INVAL_DC_LINE_MVA_POC :: "r" (param))
|
2020-11-30 13:13:08 +08:00
|
|
|
|
|
|
|
#define asm_clean_inval_dc_line_sw(param) __asm__ __volatile__("mcr " \
|
2021-03-27 17:51:56 +08:00
|
|
|
XREG_CP15_CLEAN_INVAL_DC_LINE_SW :: "r" (param))
|
2020-11-30 13:13:08 +08:00
|
|
|
|
|
|
|
#define asm_clean_inval_dc_line_mva_poc(param) __asm__ __volatile__("mcr " \
|
2021-03-27 17:51:56 +08:00
|
|
|
XREG_CP15_CLEAN_INVAL_DC_LINE_MVA_POC :: "r" (param))
|
2020-11-30 13:13:08 +08:00
|
|
|
|
|
|
|
#define asm_inval_ic_line_mva_pou(param) __asm__ __volatile__("mcr " \
|
2021-03-27 17:51:56 +08:00
|
|
|
XREG_CP15_INVAL_IC_LINE_MVA_POU :: "r" (param))
|
2020-11-30 13:13:08 +08:00
|
|
|
#elif defined (__ICCARM__)
|
|
|
|
#define asm_inval_dc_line_mva_poc(param) __asm volatile("mcr " \
|
2021-03-27 17:51:56 +08:00
|
|
|
XREG_CP15_INVAL_DC_LINE_MVA_POC :: "r" (param))
|
2020-11-30 13:13:08 +08:00
|
|
|
|
|
|
|
#define asm_clean_inval_dc_line_sw(param) __asm volatile("mcr " \
|
2021-03-27 17:51:56 +08:00
|
|
|
XREG_CP15_CLEAN_INVAL_DC_LINE_SW :: "r" (param))
|
2020-11-30 13:13:08 +08:00
|
|
|
|
|
|
|
#define asm_clean_inval_dc_line_mva_poc(param) __asm volatile("mcr " \
|
2021-03-27 17:51:56 +08:00
|
|
|
XREG_CP15_CLEAN_INVAL_DC_LINE_MVA_POC :: "r" (param))
|
2020-11-30 13:13:08 +08:00
|
|
|
|
|
|
|
#define asm_inval_ic_line_mva_pou(param) __asm volatile("mcr " \
|
2021-03-27 17:51:56 +08:00
|
|
|
XREG_CP15_INVAL_IC_LINE_MVA_POU :: "r" (param))
|
2020-11-30 13:13:08 +08:00
|
|
|
#endif
|
|
|
|
|
2021-05-13 16:33:40 +08:00
|
|
|
void Xil_DCacheEnable(void);
|
|
|
|
void Xil_DCacheDisable(void);
|
|
|
|
void Xil_DCacheInvalidate(void);
|
|
|
|
void Xil_DCacheInvalidateRange(INTPTR adr, u32 len);
|
|
|
|
void Xil_DCacheFlush(void);
|
|
|
|
void Xil_DCacheFlushRange(INTPTR adr, u32 len);
|
|
|
|
void Xil_DCacheInvalidateLine(INTPTR adr);
|
|
|
|
void Xil_DCacheFlushLine(INTPTR adr);
|
|
|
|
void Xil_DCacheStoreLine(INTPTR adr);
|
|
|
|
void Xil_ICacheEnable(void);
|
|
|
|
void Xil_ICacheDisable(void);
|
|
|
|
void Xil_ICacheInvalidate(void);
|
|
|
|
void Xil_ICacheInvalidateRange(INTPTR adr, u32 len);
|
|
|
|
void Xil_ICacheInvalidateLine(INTPTR adr);
|
|
|
|
|
|
|
|
void Xil_DCacheEnable(void)
|
|
|
|
{
|
|
|
|
register u32 CtrlReg;
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-05-13 16:33:40 +08:00
|
|
|
/* enable caches only if they are disabled */
|
|
|
|
#if defined (__GNUC__)
|
|
|
|
CtrlReg = mfcp(XREG_CP15_SYS_CONTROL);
|
|
|
|
#elif defined (__ICCARM__)
|
2021-09-11 18:09:22 +08:00
|
|
|
mfcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
2021-05-13 16:33:40 +08:00
|
|
|
#endif
|
2021-09-11 18:09:22 +08:00
|
|
|
if ((CtrlReg & XREG_CP15_CONTROL_C_BIT) == 0x00000000U)
|
|
|
|
{
|
2021-05-13 16:33:40 +08:00
|
|
|
/* invalidate the Data cache */
|
|
|
|
Xil_DCacheInvalidate();
|
|
|
|
|
|
|
|
/* enable the Data cache */
|
|
|
|
CtrlReg |= (XREG_CP15_CONTROL_C_BIT);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_DCacheDisable(void)
|
|
|
|
{
|
|
|
|
register u32 CtrlReg;
|
|
|
|
|
|
|
|
/* clean and invalidate the Data cache */
|
|
|
|
Xil_DCacheFlush();
|
|
|
|
|
|
|
|
/* disable the Data cache */
|
|
|
|
#if defined (__GNUC__)
|
|
|
|
CtrlReg = mfcp(XREG_CP15_SYS_CONTROL);
|
|
|
|
#elif defined (__ICCARM__)
|
2021-09-11 18:09:22 +08:00
|
|
|
mfcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
2021-05-13 16:33:40 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
CtrlReg &= ~(XREG_CP15_CONTROL_C_BIT);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_DCacheInvalidate(void)
|
2020-11-30 13:13:08 +08:00
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
u32 currmask;
|
|
|
|
|
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
|
|
|
|
2021-05-13 16:33:40 +08:00
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 0);
|
2021-03-27 17:51:56 +08:00
|
|
|
|
2021-05-13 16:33:40 +08:00
|
|
|
/*invalidate all D cache*/
|
|
|
|
mtcp(XREG_CP15_INVAL_DC_ALL, 0);
|
2021-03-27 17:51:56 +08:00
|
|
|
|
|
|
|
mtcpsr(currmask);
|
2020-11-30 13:13:08 +08:00
|
|
|
}
|
|
|
|
|
2021-05-13 16:33:40 +08:00
|
|
|
void Xil_DCacheInvalidateLine(INTPTR adr)
|
2020-11-30 13:13:08 +08:00
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
u32 currmask;
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-03-27 17:51:56 +08:00
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-03-27 17:51:56 +08:00
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 0);
|
2021-05-13 16:33:40 +08:00
|
|
|
mtcp(XREG_CP15_INVAL_DC_LINE_MVA_POC, (adr & (~0x1F)));
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
/* Wait for invalidate to complete */
|
2021-03-27 17:51:56 +08:00
|
|
|
dsb();
|
2021-05-13 16:33:40 +08:00
|
|
|
|
2021-03-27 17:51:56 +08:00
|
|
|
mtcpsr(currmask);
|
2020-11-30 13:13:08 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_DCacheInvalidateRange(INTPTR adr, u32 len)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
const u32 cacheline = 32U;
|
|
|
|
u32 end;
|
|
|
|
u32 tempadr = adr;
|
|
|
|
u32 tempend;
|
|
|
|
u32 currmask;
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-03-27 17:51:56 +08:00
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
if (len != 0U)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
end = tempadr + len;
|
|
|
|
tempend = end;
|
|
|
|
/* Select L1 Data cache in CSSR */
|
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 0U);
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
if ((tempadr & (cacheline - 1U)) != 0U)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
tempadr &= (~(cacheline - 1U));
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-03-27 17:51:56 +08:00
|
|
|
Xil_DCacheFlushLine(tempadr);
|
|
|
|
}
|
2021-09-11 18:09:22 +08:00
|
|
|
if ((tempend & (cacheline - 1U)) != 0U)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
tempend &= (~(cacheline - 1U));
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-03-27 17:51:56 +08:00
|
|
|
Xil_DCacheFlushLine(tempend);
|
|
|
|
}
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
while (tempadr < tempend)
|
|
|
|
{
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
/* Invalidate Data cache line */
|
|
|
|
asm_inval_dc_line_mva_poc(tempadr);
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
tempadr += cacheline;
|
2021-03-27 17:51:56 +08:00
|
|
|
}
|
|
|
|
}
|
2020-11-30 13:13:08 +08:00
|
|
|
|
2021-03-27 17:51:56 +08:00
|
|
|
dsb();
|
|
|
|
mtcpsr(currmask);
|
2020-11-30 13:13:08 +08:00
|
|
|
}
|
|
|
|
|
2021-05-13 16:33:40 +08:00
|
|
|
void Xil_DCacheFlush(void)
|
|
|
|
{
|
|
|
|
register u32 CsidReg, C7Reg;
|
|
|
|
u32 CacheSize, LineSize, NumWays;
|
|
|
|
u32 Way, WayIndex, Set, SetIndex, NumSet;
|
|
|
|
u32 currmask;
|
|
|
|
|
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
|
|
|
|
|
|
|
/* Select cache level 0 and D cache in CSSR */
|
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 0);
|
|
|
|
|
|
|
|
#if defined (__GNUC__)
|
|
|
|
CsidReg = mfcp(XREG_CP15_CACHE_SIZE_ID);
|
|
|
|
#elif defined (__ICCARM__)
|
2021-09-11 18:09:22 +08:00
|
|
|
mfcp(XREG_CP15_CACHE_SIZE_ID, CsidReg);
|
2021-05-13 16:33:40 +08:00
|
|
|
#endif
|
|
|
|
/* Determine Cache Size */
|
|
|
|
|
|
|
|
CacheSize = (CsidReg >> 13U) & 0x000001FFU;
|
|
|
|
CacheSize += 0x00000001U;
|
|
|
|
CacheSize *= (u32)128; /* to get number of bytes */
|
|
|
|
|
|
|
|
/* Number of Ways */
|
|
|
|
NumWays = (CsidReg & 0x000003ffU) >> 3U;
|
|
|
|
NumWays += 0x00000001U;
|
|
|
|
|
|
|
|
/* Get the cacheline size, way size, index size from csidr */
|
|
|
|
LineSize = (CsidReg & 0x00000007U) + 0x00000004U;
|
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
NumSet = CacheSize / NumWays;
|
2021-05-13 16:33:40 +08:00
|
|
|
NumSet /= (0x00000001U << LineSize);
|
|
|
|
|
|
|
|
Way = 0U;
|
|
|
|
Set = 0U;
|
|
|
|
|
|
|
|
/* Invalidate all the cachelines */
|
2021-09-11 18:09:22 +08:00
|
|
|
for (WayIndex = 0U; WayIndex < NumWays; WayIndex++)
|
|
|
|
{
|
|
|
|
for (SetIndex = 0U; SetIndex < NumSet; SetIndex++)
|
|
|
|
{
|
2021-05-13 16:33:40 +08:00
|
|
|
C7Reg = Way | Set;
|
|
|
|
/* Flush by Set/Way */
|
|
|
|
asm_clean_inval_dc_line_sw(C7Reg);
|
|
|
|
|
|
|
|
Set += (0x00000001U << LineSize);
|
|
|
|
}
|
|
|
|
Set = 0U;
|
|
|
|
Way += 0x40000000U;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Wait for flush to complete */
|
|
|
|
dsb();
|
|
|
|
mtcpsr(currmask);
|
|
|
|
|
|
|
|
mtcpsr(currmask);
|
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_DCacheFlushLine(INTPTR adr)
|
|
|
|
{
|
|
|
|
u32 currmask;
|
|
|
|
|
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 0);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_CLEAN_INVAL_DC_LINE_MVA_POC, (adr & (~0x1F)));
|
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
/* Wait for flush to complete */
|
2021-05-13 16:33:40 +08:00
|
|
|
dsb();
|
|
|
|
mtcpsr(currmask);
|
|
|
|
}
|
|
|
|
|
2020-11-30 13:13:08 +08:00
|
|
|
void Xil_DCacheFlushRange(INTPTR adr, u32 len)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
u32 LocalAddr = adr;
|
|
|
|
const u32 cacheline = 32U;
|
|
|
|
u32 end;
|
|
|
|
u32 currmask;
|
|
|
|
|
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
if (len != 0x00000000U)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
/* Back the starting address up to the start of a cache line
|
|
|
|
* perform cache operations until adr+len
|
|
|
|
*/
|
|
|
|
end = LocalAddr + len;
|
|
|
|
LocalAddr &= ~(cacheline - 1U);
|
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
while (LocalAddr < end)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
/* Flush Data cache line */
|
|
|
|
asm_clean_inval_dc_line_mva_poc(LocalAddr);
|
|
|
|
|
|
|
|
LocalAddr += cacheline;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
dsb();
|
|
|
|
mtcpsr(currmask);
|
2020-11-30 13:13:08 +08:00
|
|
|
}
|
|
|
|
|
2021-05-13 16:33:40 +08:00
|
|
|
void Xil_DCacheStoreLine(INTPTR adr)
|
|
|
|
{
|
|
|
|
u32 currmask;
|
|
|
|
|
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 0);
|
|
|
|
mtcp(XREG_CP15_CLEAN_DC_LINE_MVA_POC, (adr & (~0x1F)));
|
|
|
|
|
|
|
|
/* Wait for store to complete */
|
|
|
|
dsb();
|
|
|
|
isb();
|
|
|
|
|
|
|
|
mtcpsr(currmask);
|
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_ICacheEnable(void)
|
|
|
|
{
|
|
|
|
register u32 CtrlReg;
|
|
|
|
|
|
|
|
/* enable caches only if they are disabled */
|
|
|
|
#if defined (__GNUC__)
|
|
|
|
CtrlReg = mfcp(XREG_CP15_SYS_CONTROL);
|
|
|
|
#elif defined (__ICCARM__)
|
|
|
|
mfcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
|
|
|
#endif
|
2021-09-11 18:09:22 +08:00
|
|
|
if ((CtrlReg & XREG_CP15_CONTROL_I_BIT) == 0x00000000U)
|
|
|
|
{
|
2021-05-13 16:33:40 +08:00
|
|
|
/* invalidate the instruction cache */
|
|
|
|
mtcp(XREG_CP15_INVAL_IC_POU, 0);
|
|
|
|
|
|
|
|
/* enable the instruction cache */
|
|
|
|
CtrlReg |= (XREG_CP15_CONTROL_I_BIT);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_ICacheDisable(void)
|
|
|
|
{
|
|
|
|
register u32 CtrlReg;
|
|
|
|
|
|
|
|
dsb();
|
|
|
|
|
|
|
|
/* invalidate the instruction cache */
|
|
|
|
mtcp(XREG_CP15_INVAL_IC_POU, 0);
|
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
/* disable the instruction cache */
|
2021-05-13 16:33:40 +08:00
|
|
|
#if defined (__GNUC__)
|
|
|
|
CtrlReg = mfcp(XREG_CP15_SYS_CONTROL);
|
|
|
|
#elif defined (__ICCARM__)
|
2021-09-11 18:09:22 +08:00
|
|
|
mfcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
2021-05-13 16:33:40 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
CtrlReg &= ~(XREG_CP15_CONTROL_I_BIT);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_ICacheInvalidate(void)
|
|
|
|
{
|
|
|
|
u32 currmask;
|
|
|
|
|
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 1);
|
|
|
|
|
|
|
|
/* invalidate the instruction cache */
|
|
|
|
mtcp(XREG_CP15_INVAL_IC_POU, 0);
|
|
|
|
|
|
|
|
/* Wait for invalidate to complete */
|
|
|
|
dsb();
|
|
|
|
mtcpsr(currmask);
|
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_ICacheInvalidateLine(INTPTR adr)
|
|
|
|
{
|
|
|
|
u32 currmask;
|
|
|
|
|
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
|
|
|
|
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 1);
|
|
|
|
mtcp(XREG_CP15_INVAL_IC_LINE_MVA_POU, (adr & (~0x1F)));
|
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
/* Wait for invalidate to complete */
|
2021-05-13 16:33:40 +08:00
|
|
|
dsb();
|
|
|
|
mtcpsr(currmask);
|
|
|
|
}
|
|
|
|
|
|
|
|
void Xil_ICacheInvalidateRange(INTPTR adr, u32 len)
|
|
|
|
{
|
|
|
|
u32 LocalAddr = adr;
|
|
|
|
const u32 cacheline = 32U;
|
|
|
|
u32 end;
|
|
|
|
u32 currmask;
|
|
|
|
|
|
|
|
currmask = mfcpsr();
|
|
|
|
mtcpsr(currmask | IRQ_FIQ_MASK);
|
2021-09-11 18:09:22 +08:00
|
|
|
if (len != 0x00000000U)
|
|
|
|
{
|
2021-05-13 16:33:40 +08:00
|
|
|
/* Back the starting address up to the start of a cache line
|
|
|
|
* perform cache operations until adr+len
|
|
|
|
*/
|
|
|
|
end = LocalAddr + len;
|
|
|
|
LocalAddr = LocalAddr & ~(cacheline - 1U);
|
|
|
|
|
|
|
|
/* Select cache L0 I-cache in CSSR */
|
|
|
|
mtcp(XREG_CP15_CACHE_SIZE_SEL, 1U);
|
|
|
|
|
2021-09-11 18:09:22 +08:00
|
|
|
while (LocalAddr < end)
|
|
|
|
{
|
2021-05-13 16:33:40 +08:00
|
|
|
|
|
|
|
/* Invalidate L1 I-cache line */
|
|
|
|
asm_inval_ic_line_mva_pou(LocalAddr);
|
|
|
|
|
|
|
|
LocalAddr += cacheline;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Wait for invalidate to complete */
|
|
|
|
dsb();
|
|
|
|
mtcpsr(currmask);
|
|
|
|
}
|
|
|
|
|
2020-11-30 13:13:08 +08:00
|
|
|
void rt_hw_cpu_icache_ops(int ops, void *addr, int size)
|
|
|
|
{
|
|
|
|
if (ops == RT_HW_CACHE_INVALIDATE)
|
|
|
|
Xil_ICacheInvalidateRange((INTPTR)addr, size);
|
|
|
|
}
|
|
|
|
|
|
|
|
void rt_hw_cpu_dcache_ops(int ops, void *addr, int size)
|
|
|
|
{
|
|
|
|
if (ops == RT_HW_CACHE_FLUSH)
|
|
|
|
Xil_DCacheFlushRange((intptr_t)addr, size);
|
|
|
|
else if (ops == RT_HW_CACHE_INVALIDATE)
|
|
|
|
Xil_DCacheInvalidateRange((intptr_t)addr, size);
|
|
|
|
}
|
|
|
|
|
|
|
|
rt_base_t rt_hw_cpu_icache_status(void)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
register u32 CtrlReg;
|
2020-11-30 13:13:08 +08:00
|
|
|
#if defined (__GNUC__)
|
2021-03-27 17:51:56 +08:00
|
|
|
CtrlReg = mfcp(XREG_CP15_SYS_CONTROL);
|
2020-11-30 13:13:08 +08:00
|
|
|
#elif defined (__ICCARM__)
|
2021-09-11 18:09:22 +08:00
|
|
|
mfcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
2020-11-30 13:13:08 +08:00
|
|
|
#endif
|
2021-03-27 17:51:56 +08:00
|
|
|
return CtrlReg & XREG_CP15_CONTROL_I_BIT;
|
2020-11-30 13:13:08 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
rt_base_t rt_hw_cpu_dcache_status(void)
|
|
|
|
{
|
2021-03-27 17:51:56 +08:00
|
|
|
register u32 CtrlReg;
|
2020-11-30 13:13:08 +08:00
|
|
|
#if defined (__GNUC__)
|
2021-03-27 17:51:56 +08:00
|
|
|
CtrlReg = mfcp(XREG_CP15_SYS_CONTROL);
|
2020-11-30 13:13:08 +08:00
|
|
|
#elif defined (__ICCARM__)
|
2021-09-11 18:09:22 +08:00
|
|
|
mfcp(XREG_CP15_SYS_CONTROL, CtrlReg);
|
2020-11-30 13:13:08 +08:00
|
|
|
#endif
|
2021-03-27 17:51:56 +08:00
|
|
|
return CtrlReg & XREG_CP15_CONTROL_C_BIT;
|
2020-11-30 13:13:08 +08:00
|
|
|
}
|