Fix a bug in setjmp for MIPS o32/o64 FPXX/FP64

It seems there is a swapped logic in one of the subcases of
setjmp.S for MIPS: when the FPU registers are 64-bit within
a 32-bit aligned jmp_buf, the code realigns the pointers
before doing 64-bit writes, but the branch logic is swapped:
we must avoid the address adjustement when bit 2 is zero
(that is, the address is already 8-byte aligned).

This always triggers an address error when run, as tested
on a MIPS VR4300 with O64 ABI.
This commit is contained in:
Giovanni Bajo 2022-12-17 15:47:23 +01:00 committed by Corinna Vinschen
parent c8130c3fe8
commit 9bba9c2bdd
1 changed files with 1 additions and 1 deletions

View File

@ -68,7 +68,7 @@
#define FPR_LAYOUT \
and $8, $4, 4; \
bne $8, $0, 1f; \
beq $8, $0, 1f; \
GPR_OFFSET ($31, 22); \
addiu $4, $4, -4; \
1: \