Fill-out d10v enum so that there are no ``=''.
This commit is contained in:
parent
28af03faed
commit
84c32f5906
|
@ -1,3 +1,8 @@
|
||||||
|
2002-06-01 Andrew Cagney <ac131313@redhat.com>
|
||||||
|
|
||||||
|
* sim-d10v.h (sim_d10v_regs): Expand to include all registers.
|
||||||
|
Update copyright.
|
||||||
|
|
||||||
2002-05-23 Andrew Cagney <ac131313@redhat.com>
|
2002-05-23 Andrew Cagney <ac131313@redhat.com>
|
||||||
|
|
||||||
* sim-d10v.h: New file. Moved from include/sim-d10v.h.
|
* sim-d10v.h: New file. Moved from include/sim-d10v.h.
|
||||||
|
|
|
@ -1,5 +1,6 @@
|
||||||
/* This file defines the interface between the d10v simulator and gdb.
|
/* This file defines the interface between the d10v simulator and gdb.
|
||||||
Copyright 1999 Free Software Foundation, Inc.
|
|
||||||
|
Copyright 1999, 2002 Free Software Foundation, Inc.
|
||||||
|
|
||||||
This file is part of GDB.
|
This file is part of GDB.
|
||||||
|
|
||||||
|
@ -75,26 +76,61 @@ extern unsigned long sim_d10v_translate_addr
|
||||||
|
|
||||||
/* The simulator makes use of the following register information. */
|
/* The simulator makes use of the following register information. */
|
||||||
|
|
||||||
|
enum sim_d10v_regs
|
||||||
|
{
|
||||||
|
SIM_D10V_R0_REGNUM,
|
||||||
|
SIM_D10V_R1_REGNUM,
|
||||||
|
SIM_D10V_R2_REGNUM,
|
||||||
|
SIM_D10V_R3_REGNUM,
|
||||||
|
SIM_D10V_R4_REGNUM,
|
||||||
|
SIM_D10V_R5_REGNUM,
|
||||||
|
SIM_D10V_R6_REGNUM,
|
||||||
|
SIM_D10V_R7_REGNUM,
|
||||||
|
SIM_D10V_R8_REGNUM,
|
||||||
|
SIM_D10V_R9_REGNUM,
|
||||||
|
SIM_D10V_R10_REGNUM,
|
||||||
|
SIM_D10V_R11_REGNUM,
|
||||||
|
SIM_D10V_R12_REGNUM,
|
||||||
|
SIM_D10V_R13_REGNUM,
|
||||||
|
SIM_D10V_R14_REGNUM,
|
||||||
|
SIM_D10V_R15_REGNUM,
|
||||||
|
SIM_D10V_CR0_REGNUM,
|
||||||
|
SIM_D10V_CR1_REGNUM,
|
||||||
|
SIM_D10V_CR2_REGNUM,
|
||||||
|
SIM_D10V_CR3_REGNUM,
|
||||||
|
SIM_D10V_CR4_REGNUM,
|
||||||
|
SIM_D10V_CR5_REGNUM,
|
||||||
|
SIM_D10V_CR6_REGNUM,
|
||||||
|
SIM_D10V_CR7_REGNUM,
|
||||||
|
SIM_D10V_CR8_REGNUM,
|
||||||
|
SIM_D10V_CR9_REGNUM,
|
||||||
|
SIM_D10V_CR10_REGNUM,
|
||||||
|
SIM_D10V_CR11_REGNUM,
|
||||||
|
SIM_D10V_CR12_REGNUM,
|
||||||
|
SIM_D10V_CR13_REGNUM,
|
||||||
|
SIM_D10V_CR14_REGNUM,
|
||||||
|
SIM_D10V_CR15_REGNUM,
|
||||||
|
SIM_D10V_A0_REGNUM,
|
||||||
|
SIM_D10V_A1_REGNUM,
|
||||||
|
SIM_D10V_SPI_REGNUM,
|
||||||
|
SIM_D10V_SPU_REGNUM,
|
||||||
|
SIM_D10V_IMAP0_REGNUM,
|
||||||
|
SIM_D10V_IMAP1_REGNUM,
|
||||||
|
SIM_D10V_DMAP0_REGNUM,
|
||||||
|
SIM_D10V_DMAP1_REGNUM,
|
||||||
|
SIM_D10V_DMAP2_REGNUM,
|
||||||
|
SIM_D10V_DMAP3_REGNUM,
|
||||||
|
SIM_D10V_TS2_DMAP_REGNUM
|
||||||
|
};
|
||||||
|
|
||||||
enum
|
enum
|
||||||
{
|
{
|
||||||
SIM_D10V_R0_REGNUM = 0,
|
SIM_D10V_NR_R_REGS = 16,
|
||||||
SIM_D10V_CR0_REGNUM = 16,
|
SIM_D10V_NR_A_REGS = 2,
|
||||||
SIM_D10V_A0_REGNUM = 32,
|
SIM_D10V_NR_IMAP_REGS = 2,
|
||||||
SIM_D10V_SPI_REGNUM = 34,
|
SIM_D10V_NR_DMAP_REGS = 4,
|
||||||
SIM_D10V_SPU_REGNUM = 35,
|
SIM_D10V_NR_CR_REGS = 16
|
||||||
SIM_D10V_IMAP0_REGNUM = 36,
|
};
|
||||||
SIM_D10V_DMAP0_REGNUM = 38,
|
|
||||||
SIM_D10V_TS2_DMAP_REGNUM = 40
|
|
||||||
};
|
|
||||||
|
|
||||||
enum
|
|
||||||
{
|
|
||||||
SIM_D10V_NR_R_REGS = 16,
|
|
||||||
SIM_D10V_NR_A_REGS = 2,
|
|
||||||
SIM_D10V_NR_IMAP_REGS = 2,
|
|
||||||
SIM_D10V_NR_DMAP_REGS = 4,
|
|
||||||
SIM_D10V_NR_CR_REGS = 16
|
|
||||||
};
|
|
||||||
|
|
||||||
#ifdef __cplusplus
|
#ifdef __cplusplus
|
||||||
}
|
}
|
||||||
|
|
Loading…
Reference in New Issue